Claims
- 1. A method for forming a semiconductor memory device, comprising:providing a substrate; defining a contact region in the substrate; implanting a first dopant into the contact region, the first implant defining a first implant profile; implanting a second dopant into the contact region, the second implant defining a second implant profile narrower and deeper that the first implant profile and the first and second dopants having the same conductivity type; and forming a capacitor in electrical contact with the contact region.
- 2. A method according to claim 1, wherein implanting a first dopant includes implanting the first dopant to a depth of 500 angstroms to 1000 angstroms and implanting the second dopant includes implanting the second dopant to a depth of up to 2,000 angstroms.
- 3. A method according to claims 2, wherein implanting the first dopant comprises implanting boron at an energy level in the range of 25 Kev to 50 Kev and implanting a second dopant comprises implanting phosphorous at an energy level of approximately 200 Kev.
- 4. A method for forming semiconductor memory device, comprising:providing a silicon structure having a first conductivity type; forming a gate electrode over the silicon structure; defining a capacitor contact region in the silicon structure adjacent to one side of the gate electrode; defining a bit line contact region in the silicon structure adjacent to the other side of the gate electrode; implanting a first dopant into the capacitor and bit line contact regions, the first dopant having a second conductivity type opposite the first conductivity type; and implanting a second dopant into only the capacitor contact region, the second dopant having the second conductivity type.
- 5. A method according to claim 4, wherein implanting a second dopant includes implanting the second dopant deeper than the first dopant.
- 6. A method for forming a semiconductor device, comprising:providing a silicon structure having first conductivity type; forming a gate electrode over the silicon structure; defining a capacitor contact region in the silicon structure adjacent to one side of the gate electrode; defining a bit line contact region in the silicon structure adjacent to the other side of the gate electrode; lightly doping the bit line contact to a second conductivity type opposite the first conductivity type; and heavily doping the capacitor contact region to the second conductivity type.
CROSS REFERENCE TO RELATED APPLICATIONS
This is a continuation of application Ser. No. 09/503,638 filed Feb. 14, 2000, which is a division of application Ser. No. 08/868,058 filed Jun. 3, 1997, now U.S. Pat. No. 6,211,007 which is a continuation of application Ser. No. 08/399,843 filed Mar. 7, 1995, now U.S. Pat. No. 5,650,349.
US Referenced Citations (19)
Foreign Referenced Citations (1)
Number |
Date |
Country |
60-253274 |
Dec 1985 |
JP |
Non-Patent Literature Citations (2)
Entry |
Hurkx et al., A New Recombination Model for Device Simulatioin Including Tunneling, IEEE TRED vol. 39, No. 2 Feb. 1992, pp. 331-338. |
Hurkx, Anomalous Behaviour of Surface Leakage Currents in Heavily Doped Gated Diodes, IEEE TRED vol. 40, No. 12, Dec. 1993, pp. 2273-2281. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
09/503638 |
Feb 2000 |
US |
Child |
09/894013 |
|
US |
Parent |
08/399843 |
Mar 1995 |
US |
Child |
08/868058 |
|
US |