Claims
- 1. A method of forming a silicon semiconductor device comprising the steps of:
- (a) preparing a silicon substrate having a crystal plane with a Miller index of "100";
- (b) forming a gate oxide film on the silicon substrate at an island region, said gate oxide film having a thickness of less than 50 nm;
- (c) forming a polysilicon layer having a thickness greater than the thickness of the gate oxide film by depositing a silicon material on the substrate;
- (d) doping a first impurity of a first conductivity type into the polysilicon layer during the depositing of the polysilicon layer in step (c), so that the polysilicon layer has a resistance of less than 1.times.10.sup.-3 ohm-cm;
- (e) forming, by depositing silicon and metal materials on the polysilicon layer, a laminated structure of the polysilicon layer and a metal silicide layer, wherein the laminated structure constitutes a gate electrode;
- (f) forming drain and source regions by doping the silicon substrate with a second impurity of a second conductivity type while employing said gate electrode as a mask; and
- (g) steps (c) and (e) together providing, at the conclusion of step (e), the polysilicon layer with a grain size of approximately ten (10) nanometers.
- 2. The method of claim 1, wherein said silicon substrate is formed of a material of the first conductivity type.
- 3. The method of claim 1, wherein said gate oxide film is formed by a thermal oxidation process.
- 4. The method of claim 1, wherein said silicon material used to form the polysilicon layer in step (c) includes polysilicon.
- 5. The method of claim 1, wherein said silicon material used to form the polysilicon layer in step (c) includes amorphous silicon.
- 6. The method of claim 1, wherein said first impurity includes phosphorous.
- 7. The method of claim 1, wherein said grain size of the polysilicon layer after completing the doping step (d) is 10 nm.
- 8. The method of claim 1, wherein said first impurity of includes phosphorous, and the concentration of the first impurity in said polysilicon layer is substantially 3.times.10.sup.20 atoms/cm.sup.3.
- 9. The method of claim 1, wherein said metal materials used to form the metal silicide layer in step (e) include refractory metals.
- 10. The method of claim 1, wherein an ion-implanting process is used to form the drain and source regions in step (f).
- 11. The method of claim 1, wherein said second impurity includes boron.
Priority Claims (1)
Number |
Date |
Country |
Kind |
62-89772 |
Apr 1987 |
JPX |
|
Parent Case Info
This application is a continuation, of application Ser. No. 08/231,973 filed Apr. 22, 1994, now abandoned, which is a continuation of application Ser. No. 08/161,080, filed Dec. 3, 1993, now abandoned, which is a continuation application of application Ser. No. 07/789,442, filed Nov. 7, 1991, now abandoned, which is a continuation of application Ser. No. 07/472,404, filed Feb. 1, 1990, now abandoned, which is a continuation of application of Ser. No. 07/180,842, filed Apr. 12, 1988, now abandoned.
US Referenced Citations (9)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0071029 |
Feb 1983 |
EPX |
Non-Patent Literature Citations (3)
Entry |
Japanese Patent Publication (Kokoku) No. 48-13583, Apr. 27, 1973. |
Widmer et al., Thin Solid Films, vol. 138, No. 1 (Apr. 1986), pp. 131-140: p. 132, lines 1-7, p. 138, Table II, and Fig. 1(b). |
Physics of Semiconductor Devices, by Sze, 1981, p. 32 (Figure 21). |
Continuations (5)
|
Number |
Date |
Country |
Parent |
231973 |
Apr 1994 |
|
Parent |
161080 |
Dec 1993 |
|
Parent |
789442 |
Nov 1991 |
|
Parent |
472404 |
Feb 1990 |
|
Parent |
180842 |
Apr 1988 |
|