Embodiments of the present invention are in the field of renewable energy and, in particular, methods of forming contacts for back-contact solar cells.
Photovoltaic cells, commonly known as solar cells, are well known devices for direct conversion of solar radiation into electrical energy. Generally, solar cells are fabricated on a semiconductor wafer or substrate using semiconductor processing techniques to form a p-n junction near a surface of the substrate. Solar radiation impinging on the surface of, and entering into, the substrate creates electron and hole pairs in the bulk of the substrate. The electron and hole pairs migrate to p-doped and n-doped regions in the substrate, thereby generating a voltage differential between the doped regions. The doped regions are connected to conductive regions on the solar cell to direct an electrical current from the cell to an external circuit coupled thereto.
Methods of forming contacts for back-contact solar cells are described herein. In the following description, numerous specific details are set forth, such as specific process flow operations, in order to provide a thorough understanding of embodiments of the present invention. It will be apparent to one skilled in the art that embodiments of the present invention may be practiced without these specific details. In other instances, well-known fabrication techniques, such as lithography and patterning techniques, are not described in detail in order to not unnecessarily obscure embodiments of the present invention. Furthermore, it is to be understood that the various embodiments shown in the figures are illustrative representations and are not necessarily drawn to scale.
Disclosed herein are methods of forming contacts for back-contact solar cells. In one embodiment, a method includes forming a thin dielectric layer on a substrate. A polysilicon layer is formed on the thin dielectric layer. A solid-state p-type dopant source is formed and patterned on the polysilicon layer. The patterning exposes regions of the polysilicon layer between a plurality of regions of the solid-state p-type dopant source. An n-type dopant source layer is formed over the exposed regions of the polysilicon layer and the plurality of regions of the solid-state p-type dopant source. Forming the n-type dopant source includes at least partially driving dopants from the n-type dopant source layer into the exposed regions of the polysilicon layer to form a plurality of n-type dopant-containing polysilicon regions between the plurality of regions of the solid-state p-type dopant source. The substrate is heated to provide a plurality of n-type doped polysilicon regions among a plurality of p-type doped polysilicon regions.
In another embodiment, a method also includes first forming a thin dielectric layer on a substrate. A polysilicon layer is formed on the thin dielectric layer. A solid-state p-type dopant source is formed and patterned on the polysilicon layer. The patterning exposes regions of the polysilicon layer between a plurality of regions of the solid-state p-type dopant source. The substrate is loaded in a reaction chamber and, without removing the substrate from the reaction chamber, an n-type dopant source layer is formed over the exposed regions of the polysilicon layer and over the plurality of regions of the solid-state p-type dopant source. Further, dopants are at least partially driven from the n-type dopant source layer into the exposed regions of the polysilicon layer to form a plurality of n-type dopant-containing polysilicon regions between the plurality of regions of the solid-state p-type dopant source. The substrate is removed from the reaction chamber. Subsequently, the substrate is heated to provide a plurality of n-type doped polysilicon regions among a plurality of p-type doped polysilicon regions.
The formation of contacts for a back-contact solar cell may be performed using laser ablation to form holes or openings through an anti-reflective coating (ARC) layer formed above an array of p-type and n-type doped regions on the back-side of the solar cell. Conductive contacts, such as metal contacts, may then be formed in the openings to provide electrical coupling with the array of p-type and n-type doped regions. However, in order to facilitate a rapid and reliable laser ablation process, it may be desirable to ensure that the total dielectric thickness over the p-type and n-type doped regions is thin and relatively the same over both the p-type and n-type doped regions. The total dielectric thickness may include the thickness of the ARC layer plus any other dielectric layers formed above the p-type and n-type doped regions, such as solid-state dopant source films like borosilicate glass (BSG) and, if used, phosphosilicate glass (PSG).
In accordance with an embodiment of the present invention, a doping operation for n-type doped regions using a PSG solid-state dopant source is replaced with a POCl3 deposition operation to form, upon mixing with O2, a layer of P2O5. This modification in doping operation may reduce the total number of process operations required to form an array of p-type and n-type doped regions and may aid in optimizing the drive for ensuring that the total dielectric thickness over p-type and the n-type doped regions is thin and relatively the same over both the p-type and n-type doped regions. Furthermore, in one embodiment, a doping source deposition and at least partial drive is performed in a single chamber of a process tool, with only a single introduction into the process chamber.
Referring to operation 102 of flowchart 100, and to corresponding
In an embodiment, the thin dielectric layer 202 is composed of silicon dioxide and has a thickness approximately in the range of 5-50 Angstroms. In one embodiment, the thin dielectric layer 202 performs as a tunneling oxide layer. In an embodiment, substrate 200 is a bulk single-crystal substrate, such as an n-type doped single crystalline silicon substrate. However, in an alternative embodiment, substrate 200 includes a polycrystalline silicon layer disposed on a global solar cell substrate.
Referring to operation 104 of flowchart 100, and to corresponding
Referring to operation 106 of flowchart 100, and to corresponding
In an embodiment, the patterning exposes regions 208 of the polysilicon layer 204 between a plurality of regions 206 of the solid-state p-type dopant source, as depicted in
Referring to operation 108 of flowchart 100, and to corresponding
In an embodiment, referring to
Referring to operation 110 of flowchart 100, and to corresponding
In an embodiment, the trenches 216 are formed in the polysilicon layer 204, in the thin dielectric layer 202, and partially in the substrate 202. In one embodiment, the trenches 216 are formed by using a lithography and etch process. In a specific embodiment, different etch operations are used to pattern polysilicon layer 204 and then substrate 200.
Referring to operation 112 of flowchart 100, and to corresponding
In an embodiment, the texturing provides a random texture pattern. The random texturing pattern may be formed by applying an anisotropic etching process to exposed regions of substrate 200 and may thus be determined by crystal planes, such single-crystalline silicon planes, of the substrate 200. In an embodiment, the forming of the trenches 216 and the texturizing of substrate 200 are performed without performing a cure operation between forming the trenches 216 and texturizing the substrate 200. Such a cure operation may include a heating operation, exposure to infra-red (IR) radiation, or exposure to ultra-violet (UV) radiation.
Referring to operation 114 of flowchart 100, and to corresponding
Referring to operation 116 of flowchart 100, and to corresponding
In an embodiment, heating the substrate 200 includes activating the dopants in the plurality of n-type dopant-containing polysilicon regions 212 to form the plurality of n-type doped polysilicon regions 220. In one embodiment, the activating includes changing the incorporation of at least some of the dopants from interstitial to substitutional within polysilicon layer 204. In a specific embodiment, the activating includes providing the plurality of n-type doped polysilicon regions 220 with a low sheet resistance approximately in the range of 50-300 ohms per square.
In an embodiment, heating the substrate 200 also includes furthering the driving of dopants originating from the plurality of regions 206 of the solid-state p-type dopant source into the polysilicon layer 204, and activating the dopants in the polysilicon layer 204 to provide the plurality of p-type doped polysilicon regions 222. In one embodiment, the activating includes changing the incorporation of at least some of the dopants from interstitial to substitutional within polysilicon layer 204. In a specific embodiment, the activating includes providing the plurality of p-type doped polysilicon regions 222 with a low sheet resistance approximately in the range of 50-300 ohms per square.
Referring to
Referring to operation 118 of flowchart 100, and to corresponding
Referring to
In another aspect of the present invention, an n-type dopant source is formed above a polysilicon layer and a p-type dopant source, and then n-type and p-type dopants are driven into the polysilicon layer, without ever removing a corresponding underlying substrate from a reaction chamber. For example,
Referring to operation 302 of flowchart 300, and to corresponding
In an embodiment, the thin dielectric layer 202 is composed of silicon dioxide and has a thickness approximately in the range of 5-50 Angstroms. In one embodiment, the thin dielectric layer 202 performs as a tunneling oxide layer. In an embodiment, substrate 200 is a bulk single-crystal substrate, such as an n-type doped single crystalline silicon substrate. However, in an alternative embodiment, substrate 200 includes a polycrystalline silicon layer disposed on a global solar cell substrate.
Referring to operation 304 of flowchart 300, and to corresponding
In an embodiment, the patterning exposes regions 208 of the polysilicon layer 204 between a plurality of regions 206 of the solid-state p-type dopant source, as depicted in
Referring to operation 308 of flowchart 300, and to corresponding
In an embodiment, referring again to
Referring to operation 312 of flowchart 300, the method of forming contacts for the back-contact solar cell also includes, subsequent to the above process operations have been performed in a single introduction of substrate 200 into the reaction chamber, removing the substrate 200 from the reaction chamber. Subsequently, the n-type dopant source layer 210 may be removed, as depicted in
Referring to operation 314 of flowchart 300, and to corresponding
In an embodiment, the trenches 216 are formed in the polysilicon layer 204, in the thin dielectric layer 202, and partially in the substrate 202. In one embodiment, the trenches 216 are formed by using a lithography and etch process. In a specific embodiment, different etch operations are used to pattern polysilicon layer 204 and then substrate 200.
Referring to operation 316 of flowchart 300, and to corresponding
In an embodiment, the texturing provides a random texture pattern. The random texturing pattern may be formed by applying an anisotropic etching process to exposed regions of substrate 200 and may thus be determined by crystal planes, such single-crystalline silicon planes, of the substrate 200. In an embodiment, the forming of the trenches 216 and the texturizing of substrate 200 are performed without performing a cure operation between forming the trenches 216 and texturizing the substrate 200. Such a cure operation may include a heating operation, exposure to infra-red (IR) radiation, or exposure to ultra-violet (UV) radiation.
Referring to operation 318 of flowchart 300, and to corresponding
Referring to operation 320 of flowchart 300, and to corresponding
In an embodiment, heating the substrate 200 includes activating the dopants in the plurality of n-type dopant-containing polysilicon regions 212 to form the plurality of n-type doped polysilicon regions 220. In one embodiment, the activating includes changing the incorporation of at least some of the dopants from interstitial to substitutional within polysilicon layer 204. In a specific embodiment, the activating includes providing the plurality of n-type doped polysilicon regions 220 with a low sheet resistance approximately in the range of 50-300 ohms per square.
In an embodiment, heating the substrate 200 also includes furthering the driving of dopants originating from the plurality of regions 206 of the solid-state p-type dopant source into the polysilicon layer 204, and activating the dopants in the polysilicon layer 204 to provide the plurality of p-type doped polysilicon regions 222. In one embodiment, the activating includes changing the incorporation of at least some of the dopants from interstitial to substitutional within polysilicon layer 204. In a specific embodiment, the activating includes providing the plurality of p-type doped polysilicon regions 222 with a low sheet resistance approximately in the range of 50-300 ohms per square.
Referring to
Referring to operation 322 of flowchart 300, and to corresponding
Referring to
Thus, methods of forming contacts for back-contact solar cells have been disclosed. In accordance with an embodiment of the present invention, a method includes forming a thin dielectric layer on a substrate. The method also includes forming a polysilicon layer on the thin dielectric layer. The method also includes forming and patterning a solid-state p-type dopant source on the polysilicon layer, the patterning exposing regions of the polysilicon layer between a plurality of regions of the solid-state p-type dopant source. The method also includes forming an n-type dopant source layer over the exposed regions of the polysilicon layer and the plurality of regions of the solid-state p-type dopant source, the forming comprising at least partially driving dopants from the n-type dopant source layer into the exposed regions of the polysilicon layer to form a plurality of n-type dopant-containing polysilicon regions between the plurality of regions of the solid-state p-type dopant source. The method also includes heating the substrate to provide a plurality of n-type doped polysilicon regions among a plurality of p-type doped polysilicon regions. In one embodiment, the method also includes, subsequent to forming an n-type dopant source layer and prior to heating the substrate, forming trenches between the plurality of n-type dopant-containing polysilicon regions and the plurality of regions of the solid-state p-type dopant source, the trenches formed in the polysilicon layer, in the thin dielectric layer, and partially in the substrate.
This application is a continuation of U.S. patent application Ser. No. 12/959,199, filed Dec. 2, 2010, the entire contents of which are hereby incorporated by reference herein.
The invention described herein was made with Governmental support under contract number DE-FC36-07G017043 awarded by the United States Department of Energy. The Government may have certain rights in the invention.
Number | Date | Country | |
---|---|---|---|
Parent | 12959199 | Dec 2010 | US |
Child | 13930078 | US |