1. Field of the Invention
The present invention relates to a method of forming a material layer for semiconductor manufacturing process, and more particularly, to a method of forming a dielectric layer for semiconductor manufacturing process.
2. Description of Related Art
Dielectric layers play an important role in semiconductor manufacturing process as they can isolate adjacent devices or metal lines from short circuit. In the conventional metal interconnection manufacturing process, the dielectric layer is deposited on the semiconductor substrate after the metal lines are formed. The plasma enhanced CVD (PECVD) is conventionally used for forming the dielectric layer. However, as semiconductor manufacturing process has come into the stage of deep sub-micron technology, the distance between metal lines shrinks considerably; thus, the conventional PECVD is no longer applicable for filling the dielectric layer into the gaps between the metal lines. Therefore, a High density Plasma Chemical Vapor Deposition (HDPCVD) process has been newly developed.
HDPCVD process has been widely applied in the field because it has the advantages such as good gap-filling capability, high quality of thin film and less metal contamination. HDPCVD process utilizes a high-efficiency plasma generator, such as Inductive Coupled Plasma (ICP), Electron Cyclotron Resonance (ECR) or helicon wave to generate high density plasma reactive source. In addition, a separate RF bias power supply can be applied to the wafer, such that the positive ions of the plasma will bombard the deposited film surface, thereby having the effect of eliminating voids and/or seams.
Along with the minimization of devices, the gaps between the metal lines become smaller and smaller while the aspect ratios thereof are higher and higher; thus, overhangs may be formed in the spaces between metal lines when HDPCVD process is applied. Voids may be formed when two adjacent overhangs are very close, such that the spaces between the metal lines can not be completely filled by the dielectric layer.
The invention provides a method of forming a void-less dielectric layer.
The present invention provides a method of forming a dielectric layer. A first dielectric layer is formed on the substrate. The first dielectric layer covers a plurality of protruding structures disposed on the substrate, and the first dielectric layer located in the spaces between the protruding structures includes two adjacent overhangs; and voids are formed under the overhangs. Next, a part of the first dielectric layer is removed with at least cutting off the overhangs to expose the voids, so as to form openings. Then, a second dielectric layer is formed on the substrate to cover the first dielectric layer and fill up the openings.
According to one embodiment of the present invention, the method of forming the aforementioned first dielectric layer and the second dielectric layer includes performing an HDPCVD process. The material of the first and second dielectric layers includes silicon oxide.
According to one embodiment of the present invention, before forming the first dielectric layer, a liner layer may be formed over the substrate to cover the protruding structures. The liner layer includes silicon-oxy-nitride layer or silicon-rich oxide (SRO) layer, and the forming method includes CVD.
According to one embodiment of the present invention, the step of removing a part of the first dielectric layer includes performing an etch-back process, for example, an anisotropic etching process. The anisotropic etching process includes using an RF bias to perform ion bombardment. The gas source includes fluorine-containing gas.
According to one embodiment of the present invention, the protruding structures include metal layers.
In the present invention, two-stage or multi-stage deposition and an etch process are used to form the dielectric layer. The etch process can eliminate the overhangs of the first-time deposited dielectric layer, so as to make the void underneath become an opening that can be filled up by the subsequent deposited dielectric layer. As a result, the formed dielectric layer does not comprise any voids.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
According to the present invention, two-stage or multi-stage deposition processes are used to form the dielectric layers, and an etch process is performed between each deposition process. The etch process can eliminate the overhangs of the deposited dielectric layer so that the void underneath becomes an opening, and the subsequent deposition process of the second dielectric layer fills up the opening; therefore, the present invention provides a method of forming a void-less dielectric layer.
The following are detailed descriptions of the embodiments of the present invention.
Referring to
Generally, a liner layer 105 will be formed on the substrate 100 before forming the dielectric layer 106 to prevent forming impurity during the deposition process or exposing devices under UV light in the environment. The liner layer 105 includes silicon-oxy-nitrude layer or silicon-rich oxide (SRO) layer, and the forming method includes CVD. As a result, the gap 104 between the protruding structures 102 becomes narrower, and it is harder for the subsequent dielectric layer 106 to fill up the gap 104. In other words, the problem of the overhangs 108 and the voids 110 is worsened.
Referring to
Next, referring to
As the devices are minimized, the gap between the protruding structures becomes smaller and smaller while the aspect ratio of the protruding structures is higher and higher. If there is still the problem that the overhangs are unable to be filled up by the second deposited dielectric layer, an etch process can be further performed to remove the overhangs, and then another dielectric layer can be formed. The etch method and the material and the deposition of the third-stage dielectric layer can be referred to the description mentioned above.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
| Number | Name | Date | Kind |
|---|---|---|---|
| 5278103 | Mallon et al. | Jan 1994 | A |
| 5747382 | Huang et al. | May 1998 | A |
| 5773361 | Cronin et al. | Jun 1998 | A |
| 5827782 | Shih | Oct 1998 | A |
| 5872401 | Huff et al. | Feb 1999 | A |
| 5897370 | Joshi et al. | Apr 1999 | A |
| 5968610 | Liu et al. | Oct 1999 | A |
| 6136687 | Lee et al. | Oct 2000 | A |
| 6153937 | Irie et al. | Nov 2000 | A |
| 6159845 | Yew et al. | Dec 2000 | A |
| 6174808 | Jang et al. | Jan 2001 | B1 |
| 6203863 | Liu et al. | Mar 2001 | B1 |
| 6255162 | Tsai et al. | Jul 2001 | B1 |
| 6265269 | Chen et al. | Jul 2001 | B1 |
| 6335261 | Natzle et al. | Jan 2002 | B1 |
| 6337282 | Kim et al. | Jan 2002 | B2 |
| 6399476 | Kim et al. | Jun 2002 | B2 |
| 6410446 | Tsai et al. | Jun 2002 | B1 |
| 6423630 | Catabay et al. | Jul 2002 | B1 |
| 6451669 | Torres et al. | Sep 2002 | B2 |
| 6544861 | Joo | Apr 2003 | B2 |
| 6583069 | Vassiliev et al. | Jun 2003 | B1 |
| 6627514 | Park et al. | Sep 2003 | B1 |
| 6645859 | Sawada et al. | Nov 2003 | B1 |
| 6746936 | Lee | Jun 2004 | B1 |
| 6767837 | Sun et al. | Jul 2004 | B2 |
| 6802944 | Ahmad et al. | Oct 2004 | B2 |
| 6812115 | Wieczorek et al. | Nov 2004 | B2 |
| 6855617 | Lu et al. | Feb 2005 | B1 |
| 6887766 | Koh | May 2005 | B2 |
| 6946359 | Yang et al. | Sep 2005 | B2 |
| 6982207 | Bai et al. | Jan 2006 | B2 |
| 7078313 | Kirchhoff | Jul 2006 | B2 |
| 7122416 | Nevin et al. | Oct 2006 | B2 |
| 7196021 | Tan et al. | Mar 2007 | B2 |
| 7223701 | Min et al. | May 2007 | B2 |
| 7235865 | Juengling | Jun 2007 | B2 |
| 7268057 | Ryan et al. | Sep 2007 | B2 |
| 7344996 | Lang et al. | Mar 2008 | B1 |
| 20030054630 | Kirchhoff | Mar 2003 | A1 |
| 20030143852 | En-Ho et al. | Jul 2003 | A1 |
| 20030207580 | Li et al. | Nov 2003 | A1 |
| 20040161919 | Cha et al. | Aug 2004 | A1 |
| 20040169282 | Koh | Sep 2004 | A1 |
| 20040241956 | Eun et al. | Dec 2004 | A1 |
| 20060145287 | Kim | Jul 2006 | A1 |
| 20070059900 | Lai et al. | Mar 2007 | A1 |
| 20070264790 | Cho et al. | Nov 2007 | A1 |
| Number | Date | Country | |
|---|---|---|---|
| 20080124940 A1 | May 2008 | US |