Information
-
Patent Application
-
20030008520
-
Publication Number
20030008520
-
Date Filed
July 05, 200123 years ago
-
Date Published
January 09, 200321 years ago
-
Inventors
-
Original Assignees
-
CPC
-
US Classifications
-
International Classifications
Abstract
A method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
Description
BACKGROUND OF THE INVENTION
[0001] 1. Field of the Invention
[0002] The present invention generally relates to an insulator, and more particularly to a lattice-matched epitaxial insulator structure formed on silicon, and arbitrarily grown, lattice-matched epitaxial insulator-silicon structures grown on top of each other.
[0003] 2. Description of the Related Art
[0004] Prior to the present invention, there has not been any lattice-matched epitaxial insulator structure formed on silicon where the lattice constant of the oxide can be varied arbitrarily so that it is equal to, or an integral multiple of the lattice constant of silicon. However, such lattice-matched epitaxial insulator structures on Si are needed for various reasons.
[0005] Firstly, such insulators can be used as gate dielectrics for Si complementary metal oxide semiconductor (CMOS) transistors with the view that an epitaxial structure will be less defective. Such epitaxial structures based on SrTiO3-type pervoskite structures have been grown as described in “Crystalline Oxides on Silicon: The First Five Monolayers”, Rodney A. McKee et al., Physical Review Letters, Volume 81, Number 14, Oct. 5, 1998, pp. 3014-3017.
[0006] However, these structures have a lattice mismatch that is about 2% off from that of Si. Such structures can also be made with Y2O3 but the lattice mismatch is about 2.5%.
[0007] Secondly, such insulators can be used for fully epitaxial Si/insulator/Si epitaxial structures. There have been no prior reports of successful growth of Si/oxide/Si epitaxial structure with a flat interfacial and surface profile. These structures can be used for a variety of different applications such as, for example, silicon-on-insulator (SOI) structures for transistors, double-gated FET structures, and novel optical devices.
[0008] Thus, prior to the invention, gate dielectrics/insulators have been provided that are epitaxial, but not lattice-matched. However, these dielectrics/insulators are still problematic as lattice mismatch induced defects are created in the devices (e.g., CMOS FET) incorporating such structures. These defects act as traps and affect the turn-on of the device (transistor), as well as the stability and mobility of the device.
[0009] In addition, prior to the present invention, no Si substrate/epitaxial oxide/epitaxial silicon structures have been grown that have smooth and uniform surfaces and interfaces. There has been one report (e.g., see “Epitaxial Ceo2 on Silicon Substrates and the Potential of Si/ceo2/si for SOI Structures”, A. H. Morshed et al. Mat. Res. Soc. Symp. V474, 339(1197)) of attempting to grow epitaxial Si films on CeO2 (cerium oxide). However, the Si growth profile was rough and three dimensional and the silicon was not completely epitaxial in nature.
[0010] Thus, prior to the present invention, there has not been any lattice-matched epitaxial insulator structure formed on silicon which is substantially defect-free, nor has the advantages of such a structure been recognized prior to the present invention.
SUMMARY OF THE INVENTION
[0011] In view of the foregoing and other problems, drawbacks, and disadvantages of the conventional methods and structures, an object of the present invention is to provide a lattice-matched epitaxial insulator structure formed on silicon and a method of forming the same.
[0012] In a first aspect of the present invention, a method (and resultant structure) of forming a semiconductor structure, includes forming a mixed rare earth oxide on silicon. The mixed rare earth oxide is lattice-matched to silicon.
[0013] With the unique and unobvious aspects of the invention, a lattice-matched epitaxial insulator structure is formed on silicon. These structures can be used for a variety of different applications such as, for example, silicon-on-insulator structures for transistors, double-gated FET structures, and novel optical devices.
[0014] The inventive compound has a lattice constant which is preferably twice that of silicon, and thus it is a multiple such that everything “fits”. The insulator also possessed a high band-gap (75 eV), a high dielectric constant (>10) and a low electrical current leakage. As a result, various band gap engineered thin film heterostructures with silicon may be conceived. Some of these devices have been mentioned above, but are re-emphasized below.
BRIEF DESCRIPTION OF THE DRAWINGS
[0015] The foregoing and other purposes, aspects and advantages will be better understood from the following detailed description of a preferred embodiment of the invention with reference to the drawings, in which:
[0016]
FIG. 1 illustrates a flowchart of the method 100 according to the present invention;
[0017]
FIG. 2A illustrates a structure 200A of the invention in its most basic form;
[0018]
FIG. 2B illustrates a structure 200B formed by the method 100 of the present invention; and
[0019]
FIG. 3 illustrates another structure 300 of the method of the present invention including a multi-layer stack structure.
DETAILED DESCRIPTION OF PREFERRED EMBODIMENTS OF THE INVENTION
[0020] Referring now to the drawings, and more particularly to FIGS. 1-3, there are shown preferred embodiments of the method and structures according to the present invention.
[0021] Preferred Embodiment
[0022] Prior to turning to the details of the invention, it is noted that the present invention has provided a new material, (La,Y)2O3 that can be closely matched to the Si lattice for epitaxial growth.
[0023] That is, Yttrium oxide is a well-known oxide which has a cubic bixbyite (e.g., “bixbyite” refers to a specific cubic, crystallographic structure) structure with a lattice constant of 1.06 nm, which is about 2.4% smaller than two times the lattice constant of silicon. As a result, when one grows thin films of Y2O3 on silicon, the deposition has epitaxial characteristics but is not of good quality (e.g., defects are created).
[0024] Further, lanthanum oxide (La2O3) is a well-known oxide which has a larger La to O bond length, since La is a larger atom. However, under normal circumstances La2O3 crystallizes with a hexagonal structure and cannot be lattice-matched to silicon.
[0025] There has been reported a cubic bixbyite La2O3 phase, and it has a lattice constant of 1.138 nm. However, it is not a stable phase under normal pressure and room temperature.
[0026] Thus, these known compounds are problematic. The present invention provides a new compound which overcomes the problems of these and other compounds, as discussed below.
[0027] That is, in the present invention, a new, metastable (LaxY1-x)2O3 alloy has been created. This alloy, at around x=0.3, will be perfectly lattice-matched to silicon and will crystallize in the cubic structure. That is, in its most basic form, as shown in the structure 200A of FIG. 2A, includes the novel compound 230 grown on a silicon substrate 210, as described in further detail below.
[0028] In spite of the tendency for La2O3 to crystallize hexagonally, the cubic modification occurs due to crystal structure stabilization from the Y-containing oxide and epitaxial stabilization from the Si substrate. At x=0.33, the lattice constant of the alloy will be 1.086 nm (i.e., exactly the same as Si). This follows from a linear interpolation between the La2O3 lattice constant of 1.138 nm, the Y2O3 lattice constant of 1.06 nm, and using Vegord's law.
[0029] The present inventors have demonstrated that by straightforward molecular beam epitaxy (MBE), an epitaxial film of good quality may be grown on silicon by depositing (LaxY1-x)2O3. This shows bright, reconstructed reflection high energy electron diffraction patterns typically observed in good epitaxial growth. X-ray diffraction of such layers also indicate that they are epitaxial, single crystal in nature, and of very high quality. It is noted that the invention does not rely on MBE, but instead can employ other types of growth techniques.
[0030] Second Embodiment
[0031] Further, to the compound described in the first embodiment, in another aspect of the invention, the present inventors have also discovered that, after growing the epitaxial (La,Y)2O3 layer on silicon (e.g., described below in further detail and shown in step 140 of FIG. 1), an epitaxial Si layer can be further grown on top of this epitaxial (La,Y)2O3 layer. Such epitaxial growth can be performed by MBE. This is again clearly observed from in-situ reflection high energy electron diffraction patterns. These patterns indicate that a smooth, reconstructed silicon surface may be obtained. This is the first time a silicon/oxide/silicon structure has been grown epitaxially.
[0032] Generally, it has been very difficult to grow silicon on the oxide, as typically it is amorphous and when silicon is grown it tends to become polycrystalline. Thus, the SOI structures of the invention are highly advantageous.
EXAMPLE
[0033] Turning to FIG. 1, the method 100 of the invention will be described hereinbelow.
[0034] First, in step 110, a wafer was prepared. That is, a clean Si wafer was taken and dipped in a hydrofluoric acid solution in order to produce a hydrogen-passivated surface. The wafer orientation is preferably <111>, but it can also be <100> or <110>. The wafer may have a thickness within a range of about 1 μm to about 10000 μm. However, it is noted that any thickness may be used, as the thickness of the wafer is not relevant to the invention. Alternatively, one Si wafer may not be hydrogen passivated and can retain a thin (2 nm or less) silicon dioxide layer on its surface.
[0035] Then, the wafer was loaded into a vacuum deposition system and heated to about 600 C in order to desorb the H from the surface and clean it up. It is also possible to heat the wafer to 1000° C. to clean it further, but such a step is not critical.
[0036] Following preparation of the Si surface, in step 120, an epitaxial Si buffer was grown on top of the Si wafer resulting in a clean and smooth surface. However, this step is not essential for the process (e.g., the Si buffer layer is optional).
[0037] If the silicon buffer layer is grown, then the starting surface should be a clean, oxide-free surface. On the other hand, if the LaY oxide is to be deposited, then it could be deposited directly on top of the thin (<2 nm) silicon oxide, or on an oxide-free silicon surface. In this example of the present invention, the vacuum chamber for deposition was a standard molecular beam epitaxy chamber. The buffer layer may have a thickness within a range of about 0.5 nm to about 1 micron or more.
[0038] In step 130, the (La,Y)2O3 (or another mixed rare earth oxide as mentioned below) is now ready for deposition. La and Y are heated using standard high temperature commercial effusion cells. Typical La and Y cell operation temperatures are 1300-1700 C. Depending upon the specific cell temperature, the element fluxes can be controlled (as is typical in a standard molecular beam deposition process) and thereby the relative composition of La:Y can be controlled in the deposited film. Oxygen is provided by a molecular oxygen beam. Alternatively, radio frequency (RF) excited atomic oxygen can be provided as well, or in place of molecular oxygen.
[0039] With the La and Y cells raised to the appropriate temperature, and an oxygen flow rate of about 1-3 sccm, so that the chamber pressure is in about the 1E-5 to 1E-4 range, the epitaxial growth of (La,Y)2O3 was commenced by opening the La and Y shutters with the substrate facing all three sources (e.g., La, Y, and O). The substrate temperature is typically about 650C, but can be anywhere in the 400-800C range. Epitaxial growth of (La,Y)2O3 now occurred. Films have been grown with compositions from 0<x<0.5 for the compound (LaxY1-x)2O3. The lattice matching occurs at around x=0.3. Remarkably, single crystal films will grow even through a thin S1O2 layer is on the Si surface
[0040] When the Si wafer orientation was (001), the LaY-oxide was grown with its (011) direction normal to the film surface. When the Si wafer orientation was (011), the LaY-oxide was grown with its (111) direction normal. When the Si wafer orientation was (111), the LaY-oxide orientation was normal to the film surface was (111).
[0041] Therefore, in the first case, one obtains a two domain epitaxial growth, and in the other two cases, it is possible to get true epitaxial growth.
[0042] For epitaxial deposition on Si (111), near-lattice matched LaY-oxides may be grown with a (222) x-ray diffraction full width at half maxima of about 130 arc seconds which indicates the high quality nature of the growth. The inventive compound (LaxY1-x)2O3 may have a thickness within a range of about 0.5 nm to more than 1 micron. Again, the thickness thereof is not relevant to the invention.
[0043] Following deposition of the oxide, the vacuum chamber was pumped down to about 10−9 torr to reduce background oxygen pressures.
[0044] Then, in step 140, epitaxial silicon was deposited onto the oxide surface by keeping the substrate at 650-700 C and evaporating the Si from an electron beam source. The silicon was deposited epitaxially as clearly observed from reflection high energy electron diffraction images. The epitaxial silicon layer may have a thickness within a range of about 0.5 nm to about more than 1 μm. Again, the thickness is not relevant.
[0045] Thus, the method 100 is completed, and the completed structure 200B is as shown in FIG. 2B.
[0046] That is, in FIG. 2B, silicon wafer 210 has the optional buffer layer 220 formed thereon. Then, the inventive compound (LaxY1-x)2O3 230 is grown on the buffer layer 220 (or directly on the wafer 210), and a top silicon layer 240 is deposited on the inventive compound (LaxY1-x)2O3 230. Such a structure would be a silicon-on-insulator structure. It is noted that the invention in its most basic form is the inventive compound 230 formed directly on the silicon wafer 210, as shown in FIG. 2A.
[0047] It is noted that the invention can be advantageously used to build multilayer stacks. That is, a stack could be built having a plurality of layers.
[0048] For example, FIG. 3 illustrates a structure 300 similar to that of FIG. 2B but in which an additional oxide layer 330 (which can have substantially or identically the same constituents as oxide layer 230, or in which a compound different from that of 230 can be used as described below) has been grown on top of the silicon layer 240, and then an additional silicon layer (not illustrated) would be formed, and so forth. It is noted that the layers of the figures are not necessarily drawn to scale.
[0049] In the structure of FIG. 3, a Silicon quantum well (240) is formed, if the thickness of well 240 is less than about 20 nm. This quantum well can be the building block for resonant tunneling and light emitting devices.
[0050] Additionally, a resonant tunneling structure could be formed by forming the structure shown in FIG. 3, but by further forming another silicon layer 250 over oxide layer 330. The device would be based upon electrical current tunneling from Si layer 220 to layer 250, via the oxide layers and mediated by the Si quantum well 240.
[0051] Other resonant structures may be made by depositing additional oxide and Si layers 250, 340 and 260. If layers 250 and 240 are <20 nm thick, then a dual quantum well tunneling structure is produced and so on.
[0052] Thus, the inventors have grown an oxide/silicon multilayer structure that is an epitaxial heterostructure. Such a plurality of interleaved layers/structures can be used for novel devices.
[0053] For example, the inventive compound can be used for a gate dielectric for a metal oxide semiconductor field effect transistor (MOSFET) by taking silicon and growing an insulator on it, and then growing an epitaxial silicon layer on the insulator. If this epitaxial Si layer forms the channel of a transistor, then a silicon-on-insulator FET is formed.
[0054] Further, as alluded to above, the invention can be used to form a silicon on-insulator-based transistor with a gate dielectric on either side, or the inventive structures can be used for resonant tunneling devices (which are not transistors but are other devices) as briefly described above.
[0055] Additionally, the inventive structure could be used for an optical device in that the novel compound/silicon structure may be luminescent.
[0056] As an example of a multi-layer stack utilizing the structure of FIG. 3, with the Si layer 240 being less than 20 nm, a Si quantum well can be obtained, or a Si/oxide stack can be repeated, with the individual layer thickness being less than 5 nm, so that a super lattice structure that acts as a luminescent material is obtained.
[0057] Further, it is noted that the present invention is not limited to a mixed rare earth oxide of (LaxY1-x)2O3. The present invention also is equally applicable to other rare earth materials which could be fitted into the same philosophy in terms of looking at the lattice constants and matching them so that they could match silicon. Some other candidate materials and oxides which could be used are samarium (e.g., (SmxY1-x)2O3), cerium (CexY1-x)2O3), Gadolinium (LaxGd1-x)2O3), Gadolinium oxide and Europium oxide (e.g., (GdxEu1-x)2O3), etc.
[0058] With the unique and unobvious aspects of the invention, new compounds have been developed in which as the yttrium oxide is growing a small amount of lanthanum (or other rare earth material as noted above) is added. The invention would find great benefit in microdevice structuring etc., due to its lattice matching with silicon.
[0059] While the invention has been described in terms of several preferred embodiments, those skilled in the art will recognize that the invention can be practiced with modification within the spirit and scope of the appended claims.
Claims
- 1. A method of forming a semiconductor structure, comprising:
forming a mixed rare earth oxide on silicon, said mixed rare earth oxide being lattice-matched to silicon.
- 2. The method of claim 1, wherein said mixed rare earth oxide comprises (LaxY1-x)2O3.
- 3. The method of claim 1, wherein said mixed rare earth oxide comprises (SmxY1-x)2O3.
- 4. The method of claim 1, wherein said mixed rare earth oxide comprises (CexY1-x)2O3.
- 5. The method of claim 1, wherein said mixed rare earth oxide comprises (LaxGd1-x)2O3.
- 6. The method of claim 1, wherein said mixed rare earth oxide comprises (GdxEu1-x)2O3.
- 7. The method of claim 1, wherein said mixed rare earth oxide crystallizes with a cubic phase.
- 8. The method of claim 1, wherein said lattice constant of the mixed rare earth oxide is substantially a multiple of that of silicon.
- 9. The method of claim 1, wherein said forming said mixed rare earth oxide comprises epitaxially growing said mixed rare earth oxide on said silicon.
- 10. The method of claim 2, wherein x=0.3.
- 11. The method of claim 1, further comprising:
epitaxially growing a silicon layer over said mixed rare earth oxide.
- 12. The method of claim 11, further comprising:
forming another layer of mixed rare earth oxide over said silicon layer.
- 13. The method of claim 12, further comprising:
epitaxially growing another layer of silicon over said another layer of mixed rare earth oxide.
- 14. The method of claim 11, further comprising:
epitaxially growing another layer of silicon over said silicon layer.
- 15. A method of forming a lattice-matched structure, comprising:
forming a mixed rare earth oxide on silicon, said mixed rare earth oxide crystallizing with a cubic phase.
- 16. The method of claim 15, wherein said mixed rare earth oxide comprises (LaxY1-x)2O3.
- 17. The method of claim 15, wherein said mixed rare earth oxide comprises (SmxY1-x)2O3.
- 18. The method of claim 15, wherein said mixed rare earth oxide comprises (CexY1-x)2O3.
- 19. The method of claim 15, wherein said mixed rare earth oxide comprises (LaxGd1-x)2O3.
- 20. The method of claim 15, wherein said mixed rare earth oxide comprises (GdxEu1-x)2O3.
- 21. A method of forming a semiconductor structure, comprising:
epitaxially growing a silicon/insulating metal oxide/silicon structure that is single crystal and all epitaxial.
- 22. The method of claim 21, wherein said insulating metal oxide comprises (LaxY1-x)2O3.
- 23. The method of claim 21, wherein said insulating metal oxide comprises (LaxY1-x)2O3.
- 24. The method of claim 21, wherein said insulating metal oxide comprises (SmxY1-x)2O3.
- 25. The method of claim 21, wherein said insulating metal oxide comprises (CexY1-x)2O3.
- 26. The method of claim 21, wherein said insulating metal oxide comprises (LaxGd1-x)2O3.
- 27. The method of claim 21, wherein said insulating metal oxide comprises (GdxEu1-x)2O3.
- 28. The method of claim 21, wherein said insulating metal oxide crystallizes with a cubic phase.
- 29. The method of claim 21, wherein said lattice constant of the insulating metal oxide is substantially a multiple of that of silicon.
- 30. The method of claim 22, wherein 0:02<x<0.80.
- 31. The method of claim 30, wherein x=0.3.
- 32. The method of claim 21, further comprising:
forming another layer of insulating metal oxide over said silicon formed on said insulating metal oxide.
- 33. The method of claim 32, further comprising:
epitaxially growing another layer of silicon over said another layer of insulating metal oxide.
- 34. The method of claim 33, further comprising:
epitaxially growing another layer of silicon over said another layer of silicon.
- 35. A semiconductor structure, comprising:
a silicon substrate; and a mixed rare earth oxide formed on said silicon substrate, said mixed rare earth oxide being lattice-matched to said silicon substrate.
- 36. The structure of claim 35, wherein said mixed rare earth oxide comprises (LaxY1-x)2O3.
- 37. The structure of claim 35, wherein said mixed rare earth oxide comprises (SmxY1-x)2O3.
- 38. The structure of claim 35, wherein said mixed rare earth oxide comprises (CexY1-x)2O3.
- 39. The structure of claim 35, wherein said mixed rare earth oxide comprises (LaxGd1-x)2O3.
- 40. The structure of claim 35, wherein said mixed rare earth oxide comprises (GdxEu1-x)2O3.
- 41. The structure of claim 35, wherein said mixed rare earth oxide crystallizes with a cubic phase.
- 42. The structure of claim 35, wherein said lattice constant of the mixed rare earth oxide is substantially a multiple of that of silicon.
- 43. The structure of claim 36, wherein x=0.3
- 44. The structure of claim 35, further comprising:
an epitaxial silicon layer formed over said mixed rare earth oxide.
- 45. The structure of claim 44, further comprising:
another layer of mixed rare earth oxide formed over said silicon layer.
- 46. The structure of claim 45, further comprising:
another layer of silicon formed over said another layer of mixed rare earth oxide.
- 47. The structure of claim 44, further comprising:
epitaxially growing another layer of silicon over said silicon layer.
- 48. An optical device, comprising:
a silicon substrate; and a mixed rare earth oxide formed on said silicon substrate, said mixed rare earth oxide being lattice-matched to said silicon substrate.
- 49. A field effect transistor, comprising:
a mixed rare earth oxide according to claim 36, wherein said mixed rare earth oxide is grown over the silicon; and an electrode deposited over the oxide layer such that the oxide layer acts as a gate dielectric component to a silicon channel underneath.
- 50. A field effect transistor, comprising:
first and second lattice-matched, mixed rare earth oxide layers; and an epitaxial layer sandwiched between the first and second mixed rare earth oxide layers such that the first and second mixed rare earth oxide layers function as gate electrodes for the silicon channel in between for the field effect transistor.
- 51. A light emitting device, comprising:
an oxide layer/silicon layer/oxide layer epitaxial sandwich structure.
- 52. The light emitting device according to claim 51, wherein the oxide layer/silicon layer structure unit is repeated to generate a super lattice structure with the oxide layer and silicon layer being less than approximately 5 nm in thickness.