Claims
- 1. A split-gate flash memory cell having a poly tip comprising:a substrate having active and field regions defined; a thin floating gate having a thickness between about 50 to 200 Å and overlying but separated from said substrate by gate oxide; said floating gate having a poly tip of a shape of a wedge formed by a “smiling effect”; a top-CVD oxide layer disposed over said thin floating gate; and a control gate disposed over said floating gate with inter-poly oxide therebetween.
- 2. The split-gate memory cell of claim 1, wherein said gate oxide layer has a thickness between about 70 to 90 Å.
- 3. The split-gate memory cell of claim 1, wherein said top-CVD oxide layer has a thickness between about 400 to 1500 Å.
- 4. The split-gate memory cell of claim 1, wherein said interpoly oxide comprises oxynitride.
- 5. The split-gate memory cell of claim 1, wherein said interpoly oxide is formed at a temperature between about 800to 1000° C.
- 6. The split-gate memory cell of claim 1, wherein said control gate has a thickness between about 1000 to 3000 Å.
Parent Case Info
This is a division of U.S. patent application Ser. No. 09/354,671, filing date Jul. 16, 1999 now U.S. Pat. No. 6,242,308, A Method Of Forming Poly Tip To Improve Erasing And Programming Speed In Split Gate Flash, assigned to the same assignee as the present invention.
US Referenced Citations (6)