Claims
- 1. A method of fabricating a device on a semiconductor substrate, the method comprising the following steps:providing a first well of a first conductivity type and a second well of a second conductivity type that is opposite the first conductivity type, both the first and second wells having exposed surfaces on the semiconductor substrate, the first and second wells being formed at implant energies between about 150 and 400 keV; providing an on the exposed surfaces of the first and second wells; providing a first gate structure and a second gate structure on the oxide layer and overlying central portions of the first and second wells, respectively; performing a first LDD implant with ions of the first conductivity type having an ion kinetic energies of at least about 70 keV and having a first ion dose in the range of about 5×1012-5×1013 atoms/cm2, said step of performing the first LDD implant being conducted concurrently in the first and second wells such that portions of the second well that do not underlie the second gate structure are converted to first LDD layers of the first conductivity type; protecting the second well and the second gate structure from ion implantation; performing a second LDD implant with ions of the second conductivity type having ion kinetic energies of at least about 70 keV and having a second ion dose in the range of about 7×1012-5×1014 atoms/cm2, said step of performing the second LDD implant being conducted in the first well such that portions of the first well that do not underlie the first gate structure are converted to second LDD layers of the second conductivity type; and performing separate implants in the first and second wells with ions having ion kinetic energies in the range 40-180 keV and having an ion dose in the range 1015-1016 atoms/cm2 to form completed sources and drains in the first and second wells.
- 2. The method of claim 1 wherein the step of providing the first gate structure and the second gate structure includes the following steps:forming a polysilicon layer on the oxide layer; forming a mask on the polysilicon layer to protect portions of the polysilicon layer located at the first and second gate structures; and etching the polysilicon layer to form the first gate structure and the second gate structure.
- 3. The method of claim 2 wherein the mask formed over the polysilicon layer is left on the first gate structure and the second gate structure during the step of performing the first LDD implant.
- 4. The method of claim 1 wherein the step of performing the first LDD implant is conducted at an ion dose in the range of about 2×1013-5×1013 atoms/cm2.
- 5. The method of claim 1 wherein the step of performing separate implants in the first and second wells includes a step of forming spacers on the side walls of the first gate structure and the second gate structure before performing said separate implants in the first and second wells.
- 6. The method of claim 1 wherein the first conductivity type is n-type.
- 7. The method of claim 4 wherein the step of performing the second LDD implant is conducted at the second ion dose of between about 2×1013-5×1014 atoms/cm2.
Parent Case Info
This is a continuation of application, Ser. No. 07/982,093 filed Nov. 24, 1992.
US Referenced Citations (15)
Non-Patent Literature Citations (1)
Entry |
Wolf, S. “Silicon Processing for the VLSI Era”, Lattice Press, Sunset Beach, CA. 1990, vol 2, pp. 354-361. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
07/982093 |
Nov 1992 |
US |
Child |
08/259575 |
|
US |