This application claims priority to Taiwan Patent Application No. 097103454 filed on 30 Jan. 2008.
1. Field of the Invention
The present invention provides a method for forming a trench isolation structure and a semiconductor device with a trench isolation structure produced thereby. In particular, the present invention provides a shallow trench isolation (STI) process using a flowable oxide for filling the trench and a semiconductor device with a shallow trench isolation structure.
2. Descriptions of the Related Art
In conventional local oxidation of silicon (LOCOS), a bird's beak effect may occur during the isolation process of integrated circuits (IC), thereby significantly influencing the subsequent manufacturing processes of transistors and contact windows. Because semiconductor devices are becoming smaller, the LOCOS technique is insufficient enough to meet the requirements for manufacturing products with high integration.
Recently, because STI processes can prevent the bird's beak effect that occurs from using the conventional LOCOS method, it has gradually replaced the LOCOS technique and has become the mainstream transistor isolation process. As implied by the term, the STI process includes steps of a photolithographic process to form a trench and the deposition of an insulating material to fill the trench. Several manners for trench filling have been proposed, for example, depositing an insulating layer by using chemical vapor deposition (CVD) and adopting trench filling materials, such as spin-on dielectric or flowable oxide.
During the initial stage of the STI process development, the CVD is always used, such as low pressure CVD (LPCVD), atmosphere pressure CVD (APCVD), or high density plasma CVD (HDPCVD) for trench filling. However, there are many operating conditions to be considered when filling the trench using the CVD. For example, although the HDPCVD is good for trench filling, the HDPCVD is very time-consuming when the aspect ratio of the trench is increasing in response to the requirement of high integration.
As for the SOD technique, it is useful for filling the trenches with a complicated pattern, but the density of the filling insulating material is lower, and thus adverse for insulation. Therefore, flowable oxides, such as boron phosphorus silicon glass (BPSG), have been used for STI trench filling. Nonetheless, since the flowable oxide must contain dopants to exhibit the flowable property after being heated, it is very possible for the dopants to diffuse during the subsequent manufacturing process of the transistors, especially when manufacturing recess gates. Unfortunately, this diffusion contaminates the substrate and reduces the yield and quality of the product elements.
In view of the above problems, the present invention provides a method for forming a trench isolation structure. Not only does the method efficiently fill a trench with a high aspect ratio, but it also prevents undesired dopant diffusion. The method provides a trench isolations structure with a good filling effect.
The primary objective of this invention is to provide a method for forming a trench isolation structure, comprising the following steps:
forming a patterned mask on a semiconductor substrate;
defining a trench with a predetermined depth D by using the patterned mask, wherein the trench has a bottom and a side wall;
forming a liner layer covering the bottom and the side wall of the trench;
substantially filling the trench with a flowable oxide from the bottom to a thickness d1 to form an oxide layer;
forming a barrier layer with a thickness d′ to cover the surface of the oxide layer and completely seal the oxide layer, wherein d′<d1 and d1+d′≦1/2D;
forming an insulating layer to fill the trench; and
conducting a planarization process wherein the patterned mask is used as a stop layer.
Another objective of this invention is to provide a semiconductor device comprising the following components: a semiconductor substrate and a plurality of isolation trenches located in the semiconductor substrates, wherein each trench has a depth D much greater than its diameter and a liner layer covering an inside of the trench. The material filled in the trench comprises the following components:
an oxide layer, with a thickness d1, essentially composed of a flowable oxide and disposed on the liner on the bottom of the trench to substantially fill the bottom;
a barrier with a thickness d′ disposed on the oxide layer to completely seal the oxide layer, wherein d′<d1 and d1+d′≦1/2D; and
an insulating layer that is disposed on the barrier layer and fills the trench.
After reviewing the drawings and the embodiments described below, persons having ordinary skill in the art can easily understand the basic spirit of the present invention and other inventive objectives, as well as, the technical means and preferred embodiments of the claimed invention.
The patterned mask 140 can be made by using a photolithographic process, of which the relevant techniques involved therein are well known by persons having ordinary skill in the art. As shown in
Then, the semiconductor substrate 110 is subjected to an etching step, such as dry etching, to form a trench 120 with a depth D in the semiconductor substrate 110 through the patterned mask 140. The diameter of the trench 120 is much smaller than its depth D. The depth D of the trench 120 is at least two times, preferably three times, and most preferably four times the diameter of the trench 120.
The liner layer 130 can also be either a single layer or a composite layer containing two or more layers. As depicted in
Thereafter, an oxide layer 150 with a thickness d1 is formed in the trench 120. The height of the surface of the oxide layer 150 is lower than that of the semiconductor substrate 110 as depicted in
Generally, the flowable oxide is deposited using chemical vapor deposition (CVD) such as PECVD or APCVD. The flowable oxide is normally selected from a group consisting of, but not limited to, boron-doped silicon oxide, phosphorus-doped silicon oxide, boron phosphorus silicon glass (BPSG), phosphorus silicon glass (PSG), fluorinated silicate glass (FSG), and combinations thereof. For instant, the BPSG is deposited to fill the trench 120 and cover the whole semiconductor substrate 110, and then, the semiconductor substrate 110 deposited with BPSG is placed in a furnace tube at a temperature ranging from about 850° C. to about 950° C. for a time period, typically ranging from about 20 minutes to about 40 minutes, for conducting the annealing step. The BPSG is flowable due to the high temperature to enhance the flatness of the BPSG layer and also eliminate the intra-layer pores possibly formed during the BPSG deposition to increase its density. At last, the BPSG is etched back to form the oxide layer 150 using dry etching or dry etching in combination with wet etching. The back etching depth depends on many conditions. For example, the back etching is conducted until the height of the oxide layer 150 is lower than the burying depth of the recess gate that will be manufactured subsequently or until the subsequent insulating layer can completely fill the trench. In general, the back etching process is conducted to attain a depth of half the depth D of the trench 120 or less, as shown in
As shown in
As shown in
Therefore, the present invention also provides a semiconductor device prepared by the above method, comprising a semiconductor substrate and a plurality of trenches located therein. Each trench has a depth D much greater than its diameter, has a liner layer covering an inside thereof, and is filled with an insulating material.
The trench isolation structure shown in
The materials and relevant manufacturing processes of the liner layer 130, the oxide layer 150, the barrier layer 160, and the insulating layer 170 are mentioned above and will not be in detail described herein. According to the present invention, the oxide layer 150 should be composed of BPSG, while the barrier layer 160 should be a silicon nitride layer. The insulating layer 170 is a silicon oxide layer formed by the HDPCVD. Moreover, when the flowable oxide such as BPSG is used as the first insulating layer, i.e., the oxide layer 150, it is advantageous to fill the trench with a high aspect ratio and prevent the formation of pores. Meanwhile, the barrier layer 160 can prevent the diffusion of the dopants contained in the BPSG. Then, an oxide layer is deposited in the portion of the trench that will be filled with a lower aspect ratio using HDPCVD to achieve the semiconductor substrate of the present invention.
Given the above, the present invention forms the barrier layer 160 during the filling of the trench 120. The combination of the barrier layer 160 with the liner layer 130 disposed on the bottom and the side wall of the trench 120 can confine the material forming the oxide layer 150, such as BPSG containing B and P, in an isolated region, thus preventing the diffusion of the dopants e.g., B and P to enhance the process quality and yield of the semiconductor substrates.
Number | Date | Country | Kind |
---|---|---|---|
097103454 | Jan 2008 | TW | national |