Claims
- 1. A method of forming a device, the device comprising a gate structure provided on a surface of a semiconductor substrate, said method comprising the steps of:performing a first blanket implant into the substrate to form first and second diffusion regions underneath the surface of the substrate on opposite sides of the gate structure, with a portion of the first and second diffusion regions extending underneath a portion of said gate structure, thereby forming respective first and second overlap regions; performing a re-ox step to form oxidized sidewalls on the gate structure and oxide regions on the substrate; performing a second blanket implant through the oxide regions and into the substrate at locations of the first and second diffusion regions to add additional dopant to the first and second diffusion regions, the oxidized sidewalls on the gate structure preventing dopants from the second blanket implant from diffusing underneath the gate structure, thereby forming respective diffusion regions on opposite sides of the gate structure each having a graded dopant concentration.
- 2. The method of claim 1 wherein the first and second blanket implants are performed using a dopant selected from the group consisting of phosphorous, arsenic and antimony.
- 3. The method of claim 2 wherein the dopant is phosphorous.
- 4. The method of claim 1 wherein said first blanket implant is performed at a first energy level and first dose and said second blanket implant is performed at a second energy level and second dose.
- 5. The method of claim 4 wherein the first energy level is different from the second energy level.
- 6. The method of claim 4 wherein the first dose is different from the second dose.
- 7. The method of claim 4 wherein the first energy level is less than 30 Kev and the first dose is less than 7×1012 ions/cm2.
- 8. The method of claim 4 wherein the first energy level is within a range of 5 Kev to 45 Kev and the first dose is within a range of 1×1012 ions/cm2 to less than 7×102 ions/cm2.
- 9. The method of claim 4 wherein the first energy level is approximately 15 Kev and the first dose is approximately 2×1012 ions/cm2.
- 10. The method of claim 4 wherein the second energy level is less than 30 Kev and the second dose is less than 1×1013 ions/cm2.
- 11. The method of claim 4 wherein the second energy level is within a range of 5 Kev to 60 Kev and the second dose is within a range of 1×1012 ions/cm2 to 1×1013 ions/cm2.
- 12. The method of claim 4 wherein the second energy level is approximately 20 Kev and the second dose is approximately 4×1012 ions/cm2.
- 13. The method of claim 1 wherein the first blanket implant is performed using a dopant concentration which is different from a dopant concentration used in the second blanket implant.
- 14. The method of claims 13, wherein the re-ox step for oxidizing the sidewalls of the gate structure is a thermal re-ox process.
- 15. The method of claim 1, wherein the device is a memory array device.
- 16. The method of claim 1, wherein the device is to be used in a memory array.
- 17. The method of claim 1, wherein the device is a metal oxide semiconductor field effect transistor.
- 18. The method of claim 1, wherein the device is part of an integrated circuit.
Parent Case Info
This application is a continuation of application Ser. No. 09/532,094, filed on Mar. 21, 2000, now U.S. Pat. No. 6,482,707, which is hereby incorporated by reference.
US Referenced Citations (11)
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09/532094 |
Mar 2000 |
US |
| Child |
10/285488 |
|
US |