Claims
- 1. A method of making a MOS transistor having source and drain extensions comprising the steps of:
- forming on the surface of a substrate of single crystalline silicon a gate line of a conductive material with a layer of insulating material between the gate line and the substrate surface;
- implanting a light dose of ions of a desired conductivity type into the surface of the substrate at each side of the gate line up to the side walls of the gate line;
- providing a layer of polycrystalline silicon over the substrate surface on each side of the gate line and over the gate line;
- heating the polycrystalline silicon layer in an oxidizing atmosphere to convert substantially the entire polycrystalline silicon layer to thermally grown silicon oxide;
- removing the portions of the thermally grown silicon oxide on the substrate surface at each side of the gate line leaving spacers on the side walls of the gate line; and
- implanting a heavier dose of the ions into the substrate surface at each side of the gate line up to the spacers to form the source and drains of the transistors.
- 2. A method in accordance with claim 1 in which the layer of polycrystalline silicon is a layer of N+ type conductivity.
- 3. A method in accordance with claim 2 in which the portion of the thermally grown silicon oxide layer on the upper surface of the gate line is also removed.
- 4. A method in accordance with claim 3 in which the portions of the thermally grown silicon oxide layer on the substrate surface at each side of the gate line and over the upper surface of the gate line are removed by an anisotropic etch in a plasma.
- 5. A method in accordance with claim 4 in which the gate line is a conductive material selected from the group consisting of P+ type polycrystalline silicon, a refractory metal and a refractory metal silicide.
Parent Case Info
This is a division of Ser. No. 301,074, filed 1/24/89, now abandoned.
US Referenced Citations (6)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0012565 |
Jan 1979 |
JPX |
0158970 |
Sep 1983 |
JPX |
0231864 |
Dec 1984 |
JPX |
0101077 |
May 1986 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Bassous et al., "Self-Aligned Polysilicon Gate MOSFETs with Tailored Source and Drain Profiles", IBM Technical Disclosure Bulletin, vol. 22, No. 11, Apr. 1980, pp. 5146-5147. |
Wang, "Lithographically Defined Self-Aligned Double-Implanted Doped FET Device", IBM Technical Disclosure Bulletin, vol. 27, No. 8, Jan. 1985, pp. 4629-4631. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
301074 |
Jan 1989 |
|