Claims
- 1. A method for fabricating a memory device on a semiconductor structure, the device comprising an array of memory cells arranged in rows and columns along a first surface of the structure, each cell having a pleated floating gate, the method comprising the steps of:
- forming first and second trenches along at least a first column and beneath the first surface, said trenches each having first and second wall portions and a bottom portion, the trenches separated by a partition extending along the first surface, the partition defining a first wall in the first trench and a second wall in the second trench;
- depositing and diffusing a dose of dopant into the trenches in order to create a pair of bit lines along the first column, the bit lines including source and drain electrodes for each memory cell in the first column;
- forming a first dielectric layer over the wall portions and the bottom portion of each trench;
- forming a first conductive layer over the first dielectric layer and about the partition;
- selectively removing portions of the first conductive layer to create a floating gate for each cell in the first column each floating gate having a pleat draped about the substrate partition;
- forming a second dielectric layer over the floating gates in the first column; and
- forming a second conductive layer over the second dielectric layer to create a control gate over each floating gate in the first column.
- 2. The method of claim 1 wherein the step of forming the control gates includes selectively removing portions of the second conductive layer to pattern a control gate over each floating gate, the method further including the step of forming a plurality of row lines each row line electrically connected to a different control gate in the first column.
- 3. The method of claim 2 wherein the structure is of a first conductivity type and the step of forming the trenches is accomplished by patterning an oxide mask over the first surface and then applying an anisotropic etchant, the bit lines being formed with a dopant of a second conductivity type along both wall portions and the bottom portion of the trench.
- 4. The method of claim 3 further comprising the step of performing an implant of the first conductivity type after forming the word lines in order to isolate the bit lines from one another in regions of the structure lying between different rows of memory cells.
- 5. The method of claim 4 wherein the control gate is formed about the pleat shaped contour of the floating gate to enhance capacitive coupling.
- 6. The method of claim 5 wherein the structure is of a p-type conductivity, the method further comprising the step of performing a p-type implant after forming the word lines in order to isolate the bit lines from one another in regions of the structure lying between different rows of memory cells.
Parent Case Info
This is a division of application Ser. No. 07/469,814, filed 1/23/90, now U.S. Pat. No. 4,979,004.
US Referenced Citations (17)
Foreign Referenced Citations (8)
Number |
Date |
Country |
118981 |
Oct 1978 |
JPX |
126973 |
Oct 1981 |
JPX |
061188 |
Apr 1984 |
JPX |
078576 |
May 1984 |
JPX |
154071 |
Sep 1984 |
JPX |
144879 |
Jul 1986 |
JPX |
0721171 |
Apr 1987 |
JPX |
2069757 |
Aug 1981 |
GBX |
Non-Patent Literature Citations (2)
Entry |
IBM Technical Disclosure Bulletin, vol. 24 #3, pp. 1331-1333, by Tsang. |
IEEE Electron Device Letters, vol. EDL-8 #4, pp. 146-147, by Esquivel et al. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
469814 |
Jan 1990 |
|