Claims
- 1. A method of fabricating a semiconductor memory device comprising the steps of:
- forming transistors on a semiconductor substrate;
- forming polycrystalline silicon lead pads on said semiconductor substrate, each of said polycrystalline silicon lead pads electrically connected to said transistors;
- forming a first interlayer insulating film over said transistors and said polycrystalline silicon lead pads;
- forming bit lines electrically connected to said transistors;
- forming a second interlayer insulating film on said bit lines;
- forming contact holes in said first interlayer insulating film, for exposing surfaces of said polycrystalline silicon lead pads;
- selectively growing first polycrystalline silicon films on said surfaces of said first polycrystalline silicon lead pads, and laterally growing upper portions of said polycrystalline silicon films, by a selective chemical vapor deposition technique, thereby forming lower portions of storage electrodes;
- forming oxide films on top and side surfaces of said lower portions of said storage electrodes;
- anisotropically etching said oxide films, for leaving portions of said oxide films on said side surfaces of said storage electrodes;
- selectively growing second polycrystalline silicon films on said top surfaces of said first polycrystalline silicon films by a selective chemical vapor deposition technique, thereby forming upper portions of said storage electrodes;
- removing said portions of said oxide films;
- forming dielectric films on said storage electrodes; and
- forming plate electrodes on said dielectric films.
- 2. A method of fabricating a semiconductor memory device according to claim 1, wherein said selective growth of at least one of said first and second polycrystalline silicon films is performed at a temperature from 650.degree. C. to 800.degree. C.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-311034 |
Nov 1990 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 07/792,347, filed Nov. 14, 1991.
US Referenced Citations (3)
Foreign Referenced Citations (5)
Number |
Date |
Country |
61-208255 |
Sep 1986 |
JPX |
0149452 |
Jun 1989 |
JPX |
0241857 |
Sep 1989 |
JPX |
0219264 |
Aug 1990 |
JPX |
0281655 |
Nov 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
A. Sudo et al., "Buried Bit Line (BBL) cell Process Technology for High Density DRAMs", with English translation. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
792347 |
Nov 1991 |
|