Claims
- 1. A method of forming a charge injection semiconductor gate in a semiconductor integrated circuit device for transporting charges to or from an isolated gate through a tunneling dielectric material, said method comprising the steps of:
- defining a substrate;
- depositing a layer of polysilicon or amorphous silicon on said substrate;
- covering said layer with a protective material;
- annealing said layer to form recrystallized silicon;
- defining a charge injection region along a recrystallized silicon edge in said layer, rendering said layer conductive;
- growing said tunneling dielectric material on said layer; and
- forming said isolated gate on said dielectric material.
- 2. The method of claim wherein said defining a charge injection region step further comprises:
- selectively etching a portion of said protective material to expose said recrystallized silicon;
- oxidizing said exposed recrystallized silicon to form a layer of silicon dioxide having said charge injection region along the border of said silicon dioxide and said is protective material;
- removing the protective material to expose other portions of said recrystallized silicon;
- anisotropically etching the other portions of said recrystallized silicon.
- 3. The method of claim 2, wherein said defining the charge injection region step further comprises the step of:
- removing said silicon dioxide.
- 4. The method of claim 1, wherein said defining a charge injection region step further comprises:
- a) selectively etching a portion of said recrystallized silicon to form said charge injection gate;
- b) repeating the following steps until said charge injection region is formed:
- i) oxidizing a certain thickness of said portion of said recrystallized silicon to form silicon dioxide; and
- ii) isotropically etching said silicon dioxide.
- 5. The method of claim 4, wherein said defining a charge injection region further comprises:
- removing said protective material prior to selectively etching said recrystallized silicon.
- 6. The method of claim 1, wherein said growing step further comprises:
- growing silicon dioxide to the desired thickness; and
- performing nitridization of said silicon is dioxide to form a layer of oxynitride film.
- 7. The method of claim 6, wherein said performing step further comprises:
- thermally annealing said silicon dioxide with NH.sub.3 with a carrier gas at an elevated temperature.
- 8. The method of claim 7, wherein said elevated temperature is greater than 800.degree. C.
- 9. The method of claim 8 further comprising the step of:
- oxidizing said oxynitride film.
Parent Case Info
This is a divisional of application Ser. No. 07/746,627, filed Aug. 21, 1991, now U.S. Pat. No. 5,202,850, which is a divisional of Ser. No. 07/467,918, filed Jan. 22, 1990, now U.S. Pat. No. 5,067,108, issued Nov. 19, 1991.
US Referenced Citations (9)
Non-Patent Literature Citations (2)
Entry |
"Electron Tunneling in Non-Planar Floating Gate Memory Structure", by R. K. Ellis et al., IEEE, May 1989, pp. 749-752. |
"A New NMOS Charge Storage Effect", by H. G. Dill et al., Solid State Electronics, 1969, vol. 12, pp. 981-987. |
Divisions (2)
|
Number |
Date |
Country |
Parent |
748627 |
Aug 1991 |
|
Parent |
467918 |
Jan 1990 |
|