Claims
- 1. A method for forming a capacitor for an integrated circuit device, comprising the steps of:
- forming a first ground plate of polycrystalline silicon;
- forming a first insulating layer over the first ground plate;
- forming an opening to a substrate;
- forming a first charge storage plate of polycrystalline silicon over the first insulating layer, wherein the first charge storage plate contacts the substrate through the opening;
- forming a second insulating layer over the first charge storage plate;
- forming a second ground plate of polycrystalline silicon over the second insulating layer, wherein the second ground plate makes electrical contact with the first ground plate;
- forming a third insulating layer over the second ground plate;
- forming a second charge storage plate of polycrystalline silicon over the third insulating layer, wherein the second charge storage plate makes electrical contact with the first charge storage plate;
- forming a fourth insulating layer over the second charge storage plate;and
- forming a third ground plate of polycrystalline silicon over the fourth insulating layer, wherein the third ground plate makes electrical contact with the second ground plate.
- 2. The method of claim 1, wherein each of the insulating layers comprises an oxide-nitride-oxide structure.
- 3. A method for forming a DRAM cell for a semiconductor integrated circuit, on a semiconductor substrate comprising the steps of:
- forming a pass transistor having first and second source/drain regions;
- forming a bit line in contact with the first source/drain of the pass gate;
- forming a first insulating layer over the surface of the device;
- forming a first ground plate of polycrystalline silicon;
- forming a second insulating layer over the first ground plate;
- forming an opening to the substrate through the first insulating layer, wherein the opening exposes the second source/drain region;
- forming a first charge storage plate of polycrystalline silicon over the second insulating layer, wherein the first charge storage plate contacts the second source/drain region through the opening;
- forming a third insulating layer over the first charge storage plate;
- forming a second ground plate of polycrystalline silicon over the third insulating layer, wherein the second ground plate makes electrical contact with the first ground plate;
- forming a fourth insulating layer over the second ground plate;
- forming a second charge storage plate of polycrystalline silicon over the fourth insulating layer, wherein the second charge storage plate makes electrical contact with the first charge storage plate;
- forming a fifth insulating layer over the second charge storage plate; and
- forming a third ground plate of polycrystalline silicon over the fifth insulating layer, wherein the third ground plate makes electrical contact with the second ground plate.
- 4. The method of claim 3, wherein the bit line is formed from silicided polcrystalline silicon.
- 5. The method of claim 3, wherein each of the insulating layers comprise an oxide-nitride-oxide structure.
CROSS-REFERENCE TO RELATED APPLICATION
The present application is a continuation-in-part of U.S. application Ser. No. 07/443,897, entitled CAPACITOR FOR DRAM CELL, filed Nov. 30, 1989, by Chan et al., and assigned to the assignee hereof, which is incorporated by reference hereinto.
US Referenced Citations (8)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0295709 |
Dec 1988 |
EPX |
74470 |
Apr 1985 |
JPX |
0154551 |
Jun 1989 |
JPX |
0154552 |
Jun 1989 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Koyanagi et al., "Novel High Density Stacked Capacitor MOS RAM", Japanese J. of App. Physics, vol. 18 (1979), Supplement 184, pp. 35-42. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
443897 |
Nov 1989 |
|