Claims
- 1. A method for fabricating a top surface gettering structure, which comprises the steps of:
- providing a semiconductor chip having at least one active area and at least one inactive area;
- doping a first region of the at least one inactive area through a top surface, the dopant surface concentration of the first region being at least approximately 5.times.10.sup.19 atoms/cm.sup.3 ;
- forming at least one oxide layer having a bird's head structure in the first region in contact with at least one portion of the first region having the dopant; and
- forming a plurality of precipitation nuclei along a border of the first region and the oxide layer.
- 2. The method for fabricating a top surface gettering structure of claim 1 further including the step of forming the at least one oxide layer having the bird's head structure using an oxidation mask and a wet oxidation process.
- 3. A method for top surface gettering of metallic impurities in a semiconductor material, comprising the steps of:
- providing a semiconductor material having a plurality of inactive areas and a plurality of active areas;
- doping said plurality of inactive areas to a dopant surface concentration of approximately 5.times.10.sup.19 atoms/cm.sup.3 ; and
- forming an oxide layer having a bird's head within said plurality of inactive areas wherein said oxide layer serves as a stress nucleation track.
- 4. A method for sequestering contaminants, comprising the steps of:
- providing a semiconductor substrate having at least one active region and at least one inactive region wherein a portion of the inactive region is a field region;
- doping said field region to a dopant surface concentration of approximately 5.times.10.sup.19 atoms/cm.sup.3 ; and
- forming a non-intrinsic gettering means, wherein an oxide layer having a bird's head is formed within the field region and wherein at least one trap site is formed from a top surface of the semiconductor substrate within the field region.
- 5. The method for sequestering contaminants of claim 4, further including forming the oxide layer with a thickness of at least 10,000 angstroms.
Parent Case Info
This application is a continuation-in-part of prior application Ser. No. 07/842,953, filed Feb. 28, 1992, now abandoned.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5220192 |
Owens et al. |
Jun 1993 |
|
5242854 |
Solheim et al. |
Sep 1993 |
|
Non-Patent Literature Citations (2)
Entry |
Wolf, S., et al, Silicon Processing for the VLSI Era: vol. 1, Process Technology, Lattice Press, 1986, pp. 63-65. |
Wolf, S., Silicon Processing for the VLSI Era: vol. 2, Process Integration, Lattice Press, 1990, pp. 20-24, 30 & 31. |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
842953 |
Feb 1992 |
|