Claims
- 1. A method of fabricating a semiconductor memory device comprising:
- forming a first groove in a semiconductor substrate of a predetermined conductivity type, the side of the first groove defined by a sidewall of the substrate and the bottom of the first groove defined by a bottom wall of the substrate;
- selectively forming, in the semiconductor substrate, a region of said predetermined conductivity type and a region of conductivity type opposite to said predetermined conductivity type by doping the sidewall defining said first groove with impurity using an ion-implantation technique;
- depositing a film in said first groove;
- etching the deposited film using an etching process having a strong anisotropy as measured in the vertical direction so as to expose said bottom wall of the substrate and leave the deposited film only on the sidewall of the substrate defining said first groove;
- etching the semiconductor substrate at the exposed bottom wall thereof to form a second groove in the semiconductor substrate which extends from the bottom of said first groove to a location disposed within said substrate at which the bottom of said second groove is defined;
- forming a capacitor of the memory device by forming a first electrode connected to said region of opposite conductivity type, a capacitor insulation layer, and a second electrode in said second groove;
- burying an insulating layer for isolation in said first groove; and
- forming an MOS transistor having a source or drain region of another conductivity type defined in a portion of said semiconductor substrate.
- 2. The method of fabricating a semiconductor memory device as claimed in claim 1, wherein the depositing of the film comprises depositing an insulating film in said first groove using a reduced pressure CVD process.
- 3. The method of fabricating a semiconductor memory device as claimed of claim 1, wherein the forming of the first electrode of the capacitor comprises using an ion-implantation technique to form the first electrode on a sidewall of the substrate defining the side of said second groove.
- 4. The method of fabricating a semiconductor memory device as claimed of claim 1, and further comprising doping the semiconductor substrate at said location with an impurity of a conductivity type that is the same as that of the substrate to form an isolation region.
- 5. The method of fabricating a semiconductor memory device as claimed of claim 1, wherein the forming of the first groove comprises forming the first groove so as to surround a transistor region where said MOS transistor is formed, and the etching of the semiconductor substrate forms said second groove around a lower portion of said transistor region.
- 6. The method of fabricating a semiconductor memory device as claimed of claim 1, wherein the forming of the second electrode of said capacitor comprises forming a second electrode polysilicon in said second groove.
Priority Claims (2)
Number |
Date |
Country |
Kind |
60-145568 |
Jul 1985 |
JPX |
|
60-198076 |
Sep 1985 |
JPX |
|
Parent Case Info
This is a Rule 60 Division appln. of Ser. No. 07/218,456 filed July 7, 1988) now U.S. Pat. No. 4,920,390, which in turn is a Continuation application of Ser. No. 06/877,968 now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4353086 |
Jaccodine et al. |
Oct 1982 |
|
Foreign Referenced Citations (2)
Number |
Date |
Country |
0012752 |
Jan 1985 |
JPX |
0136256 |
Jun 1986 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
218456 |
Jul 1988 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
877968 |
Jun 1986 |
|