Claims
- 1. A method for forming an array containing at least two devices on a substrate, comprising the steps of:
- forming at least one conductive lead extending between said devices, said lead formed by a process comprising the steps of:
- forming a trench in the surface of said substrate extending between said devices;
- doping the surfaces of said trench to provide a doped layer surrounding said trench of opposite conductivity type of said substrate; and
- filling said trench with a conductive material, said conductive material being in conductive contact with said doped layer.
- 2. A method as in claim 1 wherein said trench extends from one side of said array to another side of said array.
- 3. A method as in claim 1 wherein said substrate comprises crystalline silicon.
- 4. A method as in claim 1 wherein said lead is a bit line in a memory array.
- 5. A method as in claim 1 wherein said doping of the surfaces of said trench includes the steps of forming a first doped region on the surface of said substrate and forming said trench through said first doped region.
- 6. A method as in claim 5 wherein said doping of the surfaces of said trench includes the steps of forming a second doped region in the bottom of said trench and causing said first and second doped regions to diffuse into said substrate to form a contiguous doped region.
- 7. A method as in claim 1 wherein said doping of the surfaces of said trench includes the steps of depositing a dopant carrying layer on the surfaces of said trench and causing the dopant in said dopant carrying layer to diffuse into the surfaces of said trench.
- 8. A method as in claim 1 wherein said conductive material is a metal silicide.
- 9. A method as in claim 8 wherein said metal silicide is selected from the group of titanium silicide and tungsten silicide.
Parent Case Info
This application is a continuation of application Ser. No. 07/290,619, filed Dec. 12, 1988, now abandoned.
US Referenced Citations (10)
Foreign Referenced Citations (6)
Number |
Date |
Country |
0085988 |
Sep 1983 |
EPX |
0198590 |
Oct 1986 |
EPX |
0033823 |
Apr 1981 |
JPX |
0021571 |
Feb 1985 |
JPX |
0004357 |
Jan 1987 |
JPX |
0039051 |
Feb 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Ghate, "Interconnections in VLSI", Physics Today, Oct. 1986, pp. 58-66. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
290619 |
Dec 1988 |
|