Claims
- 1. A method of fabricating a nonvolatile memory cell array at the face of a semiconductor layer having a first conductivity-type, comprising:
- forming rows and columns of cell-isolation field insulator regions;
- implanting a dopant of a second conductivity-type opposite said first conductivity-type to create source lines in said substrate, said source lines located between rows of said field insulator regions and said source lines located adjacent at least a part of one edge of each of said field insulator regions;
- forming insulator areas over said source lines;
- forming tunnel-window insulator layers over said source lines, each said tunnel-window insulator layer located at said part of said one edge of a field insulator;
- forming floating-gate strips insulated from said substrate by gate-insulator layers and having inter-level insulator layers over said floating-gate strips;
- forming control gates over said inter-level insulator layers and forming floating gates, said control gates and said floating gates including channel sections;
- implanting a dopant of a said second conductivity type opposite said first type to create source regions adjacent said source lines at first edges of said control-gate/floating-gate channel sections and to create drain regions at edges opposite said first edges, thereby defining channel regions in said substrate between said source regions and said drain regions said channel regions under said channel sections of said control gates and said floating gates; and
- forming drain lines connecting columns of said drain regions;
- wherein, in the step of implanting a dopant to create said drain regions, said drain regions are formed with drain-channel junctions aligned by said opposite edges of said control-gate/floating-gate channel sections and said drain regions are formed using a single said dopant.
- 2. The method of claim 1, including the step of implanting dopant through said tunnel-window insulators into extended regions of said source lines.
- 3. The method of claim 1, wherein said inter-level insulator layers are formed as three-insulator oxide-nitride-oxide layers.
RELATED APPLICATIONS
This application is a continuation of Ser. No. 08/082,659, filed Jun. 25, 1993, now abandoned, which is a division of application Ser. No. 07/908,610, filed Jun. 29, 1992, now abandoned, which is a continuation of abandoned application Ser. No. 07/723,735, filed Jun. 20, 1991 which is a continuation of abandoned application Ser. No. 07/560,950 filed on Aug. 1, 1990.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5008721 |
Gill et al. |
Apr 1991 |
|
5371031 |
Gill et al. |
Dec 1994 |
|
Non-Patent Literature Citations (1)
Entry |
Kamins et al., "Device Electronics for Integrated Circuits", pp. 445-448, 1986, John Wiley & Sons. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
908610 |
Jun 1992 |
|
Continuations (3)
|
Number |
Date |
Country |
Parent |
82659 |
Jun 1993 |
|
Parent |
723735 |
Jun 1991 |
|
Parent |
560950 |
Aug 1990 |
|