Claims
- 1. A method of forming a field effect transistor comprising the following steps:forming first and second source/drain blocks comprising conductively doped polysilicon; forming a polysilicon layer overlying the source/drain blocks, the polysilicon layer comprising a first thickness and comprising first and second active areas electrically interconnected with the respective first and second source/drain blocks to define composite first and second transistor active regions having a second thickness greater than the first thickness, the polysilicon layer further comprising an intervening region between the first and second active regions, the intervening region having a thickness equal to the first thickness, the first and second source/drain blocks comprising uppermost surfaces; and forming a top transistor gate over the intervening region, the top transistor gate extending to elevationally below the uppermost surfaces of the first and second source/drain blocks and extending over only one of the first and second source/drain blocks.
- 2. A method of forming a field effect transistor comprising the following steps:forming first and second source/drain blocks; forming a polysilicon layer overlying the source/drain blocks, the polysilicon layer comprising a first thickness and comprising first and second active areas electrically interconnected with the respective first and second source/drain blocks to define composite first and second transistor active regions having a second thickness greater than the first thickness, the polysilicon layer further comprising a channel region between the first and second active regions, the first and second source/drain blocks comprising vertically extending sidewall surfaces proximate the channel region; forming a dielectric layer over the source/drain blocks and over the channel region, the dielectric layer comprising first and second vertically extending sidewall surfaces along the sidewall surfaces of the first and second source/drain blocks, respectively; and forming a top transistor gate over the channel region, the top transistor gate contacting one of the dielectric layer first and second vertically extending sidewall surfaces, and the top transistor gate extending to a level elevationally below the uppermost surfaces of the first and second source/drain blocks and not contacting the other of the dielectric layer first and second vertically extending sidewall surfaces.
- 3. The method of claim 1 wherein the polysilicon layer is in situ conductively doped.
- 4. The method of claim 1 wherein the polysilicon layer is conductively doped subsequent to its formation.
- 5. The method of claim 2 wherein the polysilicon layer is in situ conductively doped.
- 6. The method of claim 2 wherein the polysilicon layer is conductively doped subsequent to its formation.
RELATED PATENT DATA
This patent resulted from a divisional application of U.S. patent application Ser. No. 08/132,705, filed on Oct. 6, 1993, and now abandoned entitled “Thin Film Transistors and Method of Making” listing the inventor as Charles H. Dennison and Monte Manning.
Government Interests
This invention was made with Government support under Contract No. MDA972-92-C-0054 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
US Referenced Citations (26)
Foreign Referenced Citations (16)
Number |
Date |
Country |
57-85262 |
Nov 1980 |
JP |
58-33872A |
Feb 1983 |
JP |
58-132502 |
Aug 1983 |
JP |
61-252667 |
Nov 1986 |
JP |
63-278192 |
Nov 1988 |
JP |
2-143462 |
Nov 1988 |
JP |
64-72101 |
Mar 1989 |
JP |
1-287593 |
Nov 1989 |
JP |
2-123743A |
May 1990 |
JP |
2-250333A |
Oct 1990 |
JP |
3-159250 |
Jul 1991 |
JP |
3-194937 |
Aug 1991 |
JP |
4-44470 |
Feb 1992 |
JP |
4-162537A |
Jun 1992 |
JP |
5-114734 |
May 1993 |
JP |
5-243272A |
Sep 1993 |
JP |
Non-Patent Literature Citations (4)
Entry |
Wolf, Stanley; “Silicon Processing For the VLSI Era, vol. 2: Process Integration”; Lattice Press 1990, pp. 66-67. |
T. Hashimoto et al., “An 8 nm-thick Polysilicon MOS Transistor and Its Thin Film Effects”, Ext. Abs—21st Conf. on Solid State Devices and Materials, Tokyo, Japan 1989, pp. 97-100, month unknown. |
Peters, Laura “SOI Takes Over Where Silicon Leaves Off”; Semiconductor Int'l., Mar. 1993, pp. 48-51. |
Colinge, Jean-Pierre “Some Properties of Thin-Film SOI MOSFETs”; IEEE Circuites and Devices Magazine, 1987, pp. 16-20, month unknown. |