Claims
- 1. A method of forming an electrically programmable memory cell comprising the steps of:
- forming a first source/drain region in a substrate, said first source/drain region having a first impurity profile;
- forming a second source/drain region in said substrate, said second source/drain region having a second impurity profile, said second impurity profile being more graded than said first impurity profile, said first and second source/drain regions separated by a channel region in said substrate, said channel region including a first portion adjacent to said first source/drain region and a second portion adjacent to said second source/drain region;
- forming a conductive floating gate insulated from and adjacent said first portion of said channel region; and
- forming a conductive control gate having a first segment insulated from and adjacent said floating gate and a second segment insulated from and adjacent said second portion of said channel.
- 2. The method of claim 1, in which said step of forming a second source/drain region includes implanting a first impurity having a slow diffusion rate and a second impurity having a faster diffusion rate in said substrate.
- 3. The method of claim 2 wherein said step of forming a second source/drain region includes using arsenic as said first impurity and phosphorus as said second impurity.
- 4. The method of claim 1, in which said step of forming a second source/drain region includes implanting arsenic at a dose of approximately 5.times.10.sup.15 /cm.sup.2 and phosphorus at a dose of approximately 5.times.10.sup.14 /cm.sup.2 in said substrate.
- 5. The method of claim 4, in which said step of forming a second source/drain region includes performing a high temperature anneal to produce a high concentration of phosphorus and arsenic at a surface of said substrate and a gradual decreasing concentration of phosphorus beneath the surface.
- 6. The method of claim 1, in which said second source/drain region extends deeper into said substrate than said first source/drain region.
- 7. A method of forming an electrically programmable memory cell at the face of a substrate, comprising the steps of:
- forming a floating gate insulated from and adjacent a first portion of a channel region in said face;
- forming a control gate having a first segment insulated from and adjacent said floating gate and a second segment insulated from and adjacent a second portion of said channel region, said second portion of said channel region adjacent said first portion of said channel region;
- forming a first source/drain region in said substrate adjacent said first portion of said channel region, said first source/drain region having a first impurity profile; and
- forming a second source/drain region in said substrate adjacent said second portion of said channel region, said second source/drain region having a second impurity profile, said second impurity profile being more graded than said first impurity profile.
- 8. The method of claim 7, in which said step of forming a second source/drain region includes implanting arsenic at a dose of approximately 5.times.10.sup.15 cm.sup.2 and phosphorus at a dose of approximately 5.times.10.sup.14 /cm.sup.2 in said substrate.
- 9. The method of claim 8, in which said step of forming a second source/drain region includes performing a high temperature anneal to produce a high concentration of phosphorus and arsenic at a surface of said substrate and a gradual decreasing concentration of phosphorus beneath the surface.
- 10. The method of claim 7, in which said second source/drain region extends deeper into said substrate than said first source/drain region.
- 11. The method of claim 7, in which said step of forming a second source/drain region includes implanting a first impurity having a slow diffusion rate and a second impurity having a faster diffusion rate.
- 12. The method of claim 11, in which said first impurity is arsenic and said second impurity is phosphorus.
- 13. The method of claim 7, in which said first and second source/drain regions are self-aligned to the control gate.
Parent Case Info
This application is a Continuation of application Ser. No. 07/697,147, filed May 8, 1991 now abandoned which is a divisional of Ser. No. 494,784, filed Mar. 12, 1990, now U.S. Pat. No. 5,016,215 which is a continuation of Ser. No. 102,993, filed Sep. 30, 1987, now abandoned.
US Referenced Citations (19)
Foreign Referenced Citations (1)
Number |
Date |
Country |
62-125676 |
Jun 1987 |
JPX |
Non-Patent Literature Citations (1)
Entry |
"Waferscale's 256K EPROM Runs Superfast", Electronics, Jul. 9, 1987, pp. 65-66. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
494784 |
Mar 1990 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
697147 |
May 1991 |
|
Parent |
102993 |
Sep 1987 |
|