The present invention relates to semiconductor devices, and more particularly to the fabrication of high-voltage MOS Transistors.
In order to create MOS transistors capable of high voltage operation, it is known to perform a high voltage LDD (lightly doped drain) implant step to the structure of
As device geometries shrink, including the thickness of poly gate 14 (e.g. less than 1000 Å), the LDD implant can penetrate through the thin poly gate 14, and into the channel region underneath poly gate 14. The implant impurities in that portion of the channel region have the undesirable effect of reducing the maximum operating voltage of the transistor. Lowering the implant energy to avoid LDD implant penetration through the poly gate 14 is also undesirable because that would reduce the gated-diode breakdown voltage.
The aforementioned problems and needs are addressed by a method of forming an MOS transistor that includes forming a first insulation layer on a substrate, forming a poly layer on the first insulation layer, forming a second insulation layer on the poly layer, selectively removing portions of the second insulation layer and the poly layer to create a poly gate from the poly layer and a layer of protective insulation on the poly gate from the second insulation layer, performing a first implant of dopant material into portions of the substrate adjacent the poly gate, wherein the protective insulation and poly gate block most or all of the first implant from reaching a portion of the substrate underneath the poly gate, forming one or more spacers adjacent the poly gate, and performing a second implant of dopant material into portions of the substrate adjacent to the one or more spacers.
Another aspect of the present invention is a method of forming an MOS transistor that includes providing a substrate, forming a poly gate over and insulated from the substrate, forming a layer of protective insulation material on the poly gate, performing a first implant of dopant material, after the forming of the poly gate and layer of insulation material, into portions of the substrate adjacent the poly gate, wherein the layer of protective insulation material and the poly gate block most or all of the first implant from reaching a portion of the substrate underneath the poly gate, forming one or more spacers adjacent the poly gate, and performing a second implant of dopant material into portions of the substrate adjacent to the one or more spacers.
Other objects and features of the present invention will become apparent by a review of the specification, claims and appended figures.
The present invention is a method of manufacturing an MOS transistor that has a thin poly gate yet can be operated at high voltages. The method continues to employ a high voltage LDD implant, and achieves the same high voltage operation characteristics as those transistors with thicker poly gates.
A first layer of insulation material 24, such as silicon dioxide (oxide), is deposited or formed on the surface of the substrate between adjacent STI insulation regions 22, as shown in
A photolithographic step is performed which selectively removes portions of photo-resist 30. Oxide and poly anisotropic etches are performed to remove the exposed portions of sacrificial oxide 28 and poly 26 (i.e. those portions not underneath the remaining portions of photo-resist 30). The photo-resist 30 is then removed, resulting in the structure shown in
A second photo-resist 31 is applied, and selectively removed by a photolithography process, leaving the space between adjacent STI regions 22 unobstructed. A high voltage LDD implant process is performed to create lightly doped areas 32 in the substrate between poly gate 26 and STI regions 22, as illustrated in
An oxide etch is next performed that removes oxide 28 over poly 26, and removes exposed portions of oxide 24 and STI 22, resulting in the structure of
A third photo-resist 35 is applied, and selectively removed by a photolithography process, leaving the space between adjacent STI regions 22 unobstructed. A source/drain implant process is next performed to form source/drain regions 36/38 in the exposed portions of substrate 20 between spacers 34 and STI regions 22, as shown in
It is to be understood that the present invention is not limited to the embodiment(s) described above and illustrated herein, but encompasses any and all variations falling within the scope of the appended claims. For example, references to the present invention herein are not intended to limit the scope of any claim or claim term, but instead merely make reference to one or more features that may be covered by one or more of the claims. Materials, processes and numerical examples described above are exemplary only, and should not be deemed to limit the claims. Further, as is apparent from the claims and specification, not all method steps need be performed in the exact order illustrated or claimed, but rather in any order that allows the proper formation of the MOS transistor of the present invention. Lastly, single layers of material could be formed as multiple layers of such or similar materials, and vice versa.
It should be noted that, as used herein, the terms “over” and “on” both inclusively include “directly on” (no intermediate materials, elements or space disposed therebetween) and “indirectly on” (intermediate materials, elements or space disposed therebetween). Likewise, the term “adjacent” includes “directly adjacent” (no intermediate materials, elements or space disposed therebetween) and “indirectly adjacent” (intermediate materials, elements or space disposed there between). For example, forming an element “over a substrate” can include forming the element directly on the substrate with no intermediate materials/elements therebetween, as well as forming the element indirectly on the substrate with one or more intermediate materials/elements therebetween.