Claims
- 1. A method of forming source/drain regions for a field effect transistor comprising the following steps:forming a bottom gate; forming first and second source/drain blocks opposingly adjacent the bottom gate and elevationally higher than the gate; and forming a polysilicon layer over the first and second source/drain blocks, the polysilicon layer and the first and second source/drain blocks together forming source/drain regions which are thicker than an intervening channel region, the intervening channel region having a thickness of from about 100 Angstroms to about 350 Angstroms.
- 2. A method of forming a bottom-gated field effect transistor comprising the following steps: forming a transistor bottom gate on a substrate;at least local planarizing in the vicinity of the bottom gate to form a substantially planar upper bottom gate surface which is substantially co-planar with adjacent upper surfaces of the substrate; after the planarizing, forming a first polysilicon layer over the bottom gate, the first polysilicon layer comprising first and second conductively doped active areas separated by an intervening channel region, the first polysilicon layer having a thickness of from about 100 Angstroms to about 350 Angstroms; after forming the first polysilicon layer, forming a masking layer to cover the channel region and outwardly expose the first and second active areas; after forming the masking layer, providing a second polysilicon layer over the masking layer and the first and second active areas; and polishing the second polysilicon layer to at least in part define discrete first and second source/drain blocks, the first and second source/drain blocks electrically interconnecting with the respective first and second active areas to define composite first and second conductively doped transistor active regions having a thickness which is greater than the polysilicon layer thickness.
RELATED PATENT DATA
This patent resulted from a continuation application of U.S. patent application Ser. No. 08/708,469, filed Sep. 5, 1996, pending August 1999 which is a continuation application of U.S. patent application Ser. No. 08/132,705, filed Oct. 6, 1993, now abandoned.
Government Interests
This invention was made with Government support under Contract No. MDA972-92-C-0054 awarded by Advanced Research Projects Agency (ARPA). The Government has certain rights in this invention.
US Referenced Citations (26)
Foreign Referenced Citations (18)
Number |
Date |
Country |
57-852627 |
Nov 1980 |
JP |
58-33872A |
Feb 1983 |
JP |
58-132502 |
Aug 1983 |
JP |
61-252667 |
May 1985 |
JP |
2-143462 |
Nov 1988 |
JP |
63-278192 |
Nov 1988 |
JP |
64-72101 |
Mar 1989 |
JP |
1-287593 |
Nov 1989 |
JP |
3-159250 |
Nov 1989 |
JP |
3-194937 |
Dec 1989 |
JP |
2-123743A |
May 1990 |
JP |
2-250333A |
Oct 1990 |
JP |
5-114734 |
Oct 1991 |
JP |
4-44470 |
Feb 1992 |
JP |
4-1441465 |
May 1992 |
JP |
4-162537A |
Jun 1992 |
JP |
5-63197 |
Mar 1993 |
JP |
5-243272A |
Sep 1993 |
JP |
Non-Patent Literature Citations (3)
Entry |
T. Hashimoto et al., “An 8 nm-thick Polysilicon MOS Transistor and Its Thin Film Effects”, Ext. Abs—21st Conf. on Solid State Devices and Materials, Tokyo, Japan 1989, pp. 97-100. |
Peters, Laura “SOI Takes Over Where Silicon Leaves Off”; Semiconductor Int'l., Mar. 1993, pp. 48-51. |
Colinge, Jean-Pierre “Some Properties of Thin-Film SOI MOSFETs”; IEEE Circuites and Devices Magazine, 1987, pp. 16-20. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/708469 |
Sep 1996 |
US |
Child |
08/989366 |
|
US |
Parent |
08/132705 |
Oct 1993 |
US |
Child |
08/708469 |
|
US |