Claims
- 1. A self-aligned floating gate, flash memory device on the surface of a semiconductor substrate doped with a first type of dopant comprising:a silicon oxide layer over said surface of said substrate, a floating gate electrode formed over said silicon oxide layer, trenches formed in the surface of said substrate, an active region formed in the surface of said substrate, an interconductor dielectric layer formed over said floating gate electrode, a control gate conductor formed over said interconductor dielectric layer, said silicon oxide layer over said surface of said substrate, said floating gate electrode said trenches formed in the surface of said substrate, said interconductor dielectric layer and said control gate conductor forming a self-aligned gate electrode stack, a row of source regions doped with an opposite type of dopant from said substrate with said trenches therebetween on the one side of said gate electrode stack, a row of drain regions doped with an opposite type of dopant from said substrate with said trenches therebetween on the opposite side of said gate electrode stack, said silicon oxide layer, said trenches in said substrate, and said active region in said substrate being self-aligned with said floating gate electrode, and a trench dielectric structure planarized with said floating gate electrode filling said trenches aside from said source/drain regions.
- 2. A device in accordance with claim 1 wherein said silicon oxide layer comprises a tunnel oxide layer with a thickness from about 70 Å to about 150 Å.
- 3. A device in accordance with claim 1 wherein:said silicon oxide layer comprises a tunnel oxide layer with a thickness from about 70 Å to about 150 Å, said floating gate electrode comprises a doped polysilicon layer having a thickness from about 500 Å to about 2,000 Å.
- 4. A device in accordance with claim 1 wherein:said silicon oxide layer comprises a tunnel oxide layer with a thickness from about 70 Å to about 150 Å, said floating electrode comprises a doped polysilicon layer having a thickness from about 500 Å to about 2,000 Å, and said trench dielectric structure on said device comprises first a thin, thermal, silicon oxide layer with a thickness from about 200 Å to about 500 Å formed on the exposed surfaces at the bases of trench structures, second a PECVD silicon oxide layer having a thickness from about 200 Å to about 2,000 Å coated on the surfaces of the thermal silicon oxide layer, and third a SACVD silicon oxide layer filling up the trenches.
- 5. A self-aligned floating gate, flash memory device on a semiconductor substrate with a tunnel oxide layer over said substrate and a floating gate conductor over said tunnel oxide layer, comprising:trenches formed in the surface of said substrate, an active region formed in the surface of said substrate, said tunnel oxide layer, said trenches in said substrate, and said active region in said substrate being self-aligned with said floating gate electrode, a trench dielectric structure planarized with said floating gate conductor on said device filling said trenches except between source/drain regions formed in said substrate, an interconductor dielectric layer over said floating gate conductor, and a control gate conductor over said interconductor dielectric layer, said control gate conductor, said floating gate conductor, and said silicon oxide layer forming a self-aligned gate electrode stack, said trenches being empty of said trench dielectric layer adjacent to said gate electrode stack, said source/drain regions being formed in said substrate adjacent to said gate electrode stack, said source regions and said drain regions being separated by said trenches.
- 6. A device in accordance with claim 5 wherein said tunnel oxide layer has a thickness from about 70 Å to about 150 Å.
- 7. A device in accordance with claim 5 wherein:said tunnel oxide layer has a thickness from about 70 Å to about 150 Å, said floating gate conductor layer comprises a doped polysilicon layer having a thickness from about 500 Å to about 2,000 Å.
- 8. A device in accordance with claim 5 wherein:said blanket silicon oxide layer comprises a tunnel oxide layer with a thickness from about 70 Å to about 150 Å, said floating gate conductor layer comprises a doped polysilicon layer having a thickness from about 500 Å to about 2,000 Å, and said blanket trench dielectric structure on said device comprises a thin, thermal, silicon oxide layer with a thickness from about 200 Å to about 500 Å formed on the exposed surfaces at the bases of trench structures, a PECVD silicon oxide layer having a thickness from about 200 Å to about 2,000 Å coated on the surfaces of the thermal silicon oxide layer, and a SACVD silicon oxide layer filling up said trenches.
- 9. A device in accordance with claim 5 wherein:said floating gate conductor comprises a doped polysilicon layer having a thickness from about 500 Å to about 2,000 Å, said interconductor dielectric layer over said floating gate conductor comprises ONO, a control gate conductor over said interconductor dielectric layer comprising a second polysilicon layer formed over said ONO layer and a tungsten silicide layer formed over said second polysilicon layer.
- 10. A device in accordance with claim 7 wherein:said floating gate conductor comprises a doped polysilicon layer having a thickness from about 500 Å to about 2,000 Å, said interconductor dielectric layer over said floating gate conductor comprises ONO having a thickness from about 100 Å to about 250 Å, a control gate conductor over said interconductor dielectric layer comprising a second polysilicon layer having a thickness from about 1,000 Å to about 3,000 Å formed over said ONO layer and a tungsten silicide layer having a thickness from about 1,000 Å to about 3,000 Å is formed over said second polysilicon layer.
Parent Case Info
This is a division of patent application Ser. No. 08/938,569, filing date Sep. 26, 1997, Method Of Manufacture Of Self-Aligned Floating Gate, Flash Memory Cell And Device Manufactured Thereby, assigned to the same assignee as the present invention, now U.S. Pat. No. 6,013,551.
US Referenced Citations (22)
Foreign Referenced Citations (2)
| Number |
Date |
Country |
| 411026728A |
Jan 1999 |
JP |
| 411103033A |
Apr 1999 |
JP |
Non-Patent Literature Citations (1)
| Entry |
| Aritome et al. “A 0.67μm2 Self-Aligned Shallow Trench Isolation Cell (SA-STI Cell) for 3V-Only 256 MBIT Nand EEPROMS”, IEDM 94-61 p. 3.6.1-3.6.4. |