Claims
- 1. A method for manufacturing a fuse structure for selectively joining a first integrated circuit element to a second integrated circuit element which lie in spaced apart relation on a dielectric layer disposed on a semiconductor substrate comprising:
- depositing a layer of dielectric material between said first and second integrated circuit elements;
- etching away a center region of said dielectric material so as to form a plurality of dielectric spacers abutting said first and second integrated circuit elements;
- depositing a conductive material between said dielectric spacers; and
- etching away a central portion of said conductive material so that said conductive material is thinner at its middle section than at its sides.
- 2. The method as recited in claim 1 which further comprises:
- depositing a protective dielectric layer overall.
- 3. The method as recited in claim 2 which further comprises covering said protective dielectric layer with at least one cap layer.
- 4. The method as recited in claim 2 wherein said protective dielectric layer comprises phospho-silicate glass.
- 5. The method as recited in claim 3 wherein said cap layer comprises an oxide.
- 6. The method as recited in claim 1 wherein said conductive material is polysilicon.
- 7. The method as recited in claim 1 wherein said dielectric material consists of silicon oxide or silicon nitride.
Parent Case Info
This is a divisional of application Ser. No. 08/365,670 filed Dec. 29, 1994, abandoned.
US Referenced Citations (21)
Foreign Referenced Citations (5)
Number |
Date |
Country |
3728979A |
Mar 1989 |
DEX |
56-94661 |
Jul 1981 |
JPX |
59-104155 |
Jun 1984 |
JPX |
63-29953 |
Feb 1988 |
JPX |
63-283060 |
Nov 1988 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
365670 |
Dec 1994 |
|