Claims
- 1. A manufacturing method of a semiconductor device consisting of: a process of selective deposition of a first electrode on a surface of a substrate of said semiconductor device; a process of deposition of dielectric layer having a high dielectric constant on said first electrode; a process of crystallization of said dielectric layer having a high dielectric constant by increasing a temperature of said dielectric layer having a high dielectric constant in an oxygen atmosphere at a rate of 0.1.degree. C./min to 10.degree. C./min up to a sintering temperature forming a capacitor insulation layer; and a process of deposition of second electrode on a surface of said capacitor insulation layer avoiding a contact with said first electrode.
Priority Claims (1)
Number |
Date |
Country |
Kind |
7-155921 |
Jun 1995 |
JPX |
|
Parent Case Info
This is a Divisional of U.S. patent application Ser. No. 08/667,913, filed Jun. 20, 1996, U.S. Pat. No. 5,828,098.
US Referenced Citations (3)
Number |
Name |
Date |
Kind |
5920761 |
Chan |
Jul 1999 |
|
5930639 |
Paul et al. |
Jul 1999 |
|
5943547 |
Shintaro et al. |
Aug 1999 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
667913 |
Jun 1996 |
|