Claims
- 1. A method for manufacturing laminated ferrite chip inductor arrays, comprising:forming ferrite sheets containing ferrite material; forming a plurality of through-holes at predetermined positions of the ferrite sheets; printing a plurality of coil shaped internal conductors with a conductor material in the ferrite sheets formed with the through-holes to form a plurality of first ferrite sheets with internal conductors; printing a plurality of conductor patterns of terminal electrodes with the conductor material in the ferrite sheets formed with the through-holes to form a plurality of second ferrite sheets with terminal electrodes; filling the conductor materials in the through-holes; laminating the plurality of first ferrite sheets with internal conductors between the plurality of second ferrite sheets with terminal electrodes in such a manner that a laminated face of each ferrite sheet is vertical with respect to an element mounting surface to be mounted to a circuit board; and obtaining a laminated body formed with the plurality of coil shaped internal conductors, the coiling direction of said coil shaped internal conductors being parallel with the element mounting surface, wherein the plurality of second ferrite sheets with the terminal electrodes are on an outer surface of the laminated body.
- 2. The manufacturing method as claimed in claim 1, wherein the conductor patterns of terminal electrodes are formed in the plurality of second ferrite sheets by a screen process printing prior to a baking step.
- 3. The manufacturing method as claimed in claim 1, further comprising:electrically connecting both terminals of said coil shaped internal conductors with said terminal electrodes by conductors filled in the through-holes.
- 4. The manufacturing method as claimed in claim 1, further comprising:printing the conductor patterns of the terminal electrodes with the conductor material containing glass frit 10 wt. % to 30 wt %.
Priority Claims (1)
Number |
Date |
Country |
Kind |
P.11-192679 |
Jul 1999 |
JP |
|
Parent Case Info
This application is a Division of application Ser. No. 09/611,212, filed on Jul. 6, 2000, now U.S. Pat. No. 6,489,875.
US Referenced Citations (4)
Foreign Referenced Citations (2)
Number |
Date |
Country |
5-308019 |
Nov 1993 |
JP |
6-69040 |
Mar 1994 |
JP |
Non-Patent Literature Citations (1)
Entry |
Hsu et al, “High Frequency Multilayer Chip Inductors”, IEEE Transactions on Magnetics, vol. 33, No. 5, Sep. 1997, pp. 3325 3327. |