Claims
- 1. A method of manufacturing a semiconductor device, comprising the steps of:sequentially depositing a first gate electrode and a mask layer on a semiconductor substrate through a gate insulation film; forming a trench in an element isolation region by etching said gate electrode, said gate insulation film and said semiconductor substrate in sequence by anisotropic etching; filling an element isolation insulation film in said trench substantially flush with said mask layer, with said mask layer remaining left; removing at least a part of said mask layer in a layer thicknesswise direction thereof, and thereafter recessing an upper edge corner of said element isolation insulation film by isotropic etching; and removing said mask layer and thereafter forming a second gate electrode by patterning said second gate electrode.
- 2. The semiconductor device manufacturing method according to claim 1, wherein each of said first and second gate electrode is a floating gate electrode of a non-volatile memory transistor on which a control gate electrode is stacked, andsaid first gate electrode patterning step involves, after said step of recessing the upper edge corner of said element isolation insulation film by the isotropic etching, consecutively executing a step of depositing said control gate electrode on said first gate electrode through an inter-layer gate insulation film and a step of forming said control gate electrode by patterning said control gate electrode.
- 3. The semiconductor device manufacturing method according to claim 1, wherein said step of recessing the upper edge corner of said element isolation insulation film by the isotropic etching is carried out to attain such a state that the recessed upper edge corner terminates at a side surface of said first gate electrode.
- 4. A method of manufacturing a semiconductor device having a memory cell array in which non-volatile memory transistors each including a floating gate electrode and a control gate electrode coupled in capacity thereto are formed in array, said method comprising the steps of:sequentially depositing a first gate electrode and a mask layer on a semiconductor substrate through a gate insulation film; forming a trench in an element isolation region by etching said first gate electrode, said gate insulation film and said semiconductor substrate in sequence by anisotropic etching; filling an element isolation insulation film in said trench substantially flush with said mask layer, with said mask layer remaining left; removing at least a part of said mask layer in a layer thicknesswise direction thereof, and thereafter recessing an upper edge corner of said element isolation insulation film by isotropic etching; a step of removing said mask layer, and thereafter depositing a second gate electrode composing said floating gate electrode together with said first gate electrode; forming a slit for isolating said second gate electrode in said element isolation insulation film; a step of providing said control gate electrode on said second gate electrode through an inter-layer gate insulation film; and forming said floating gate electrode of each of said memory transistors by patterning said second and first gate electrodes in self-alignment with said control gate electrode.
Priority Claims (2)
Number |
Date |
Country |
Kind |
10-276126 |
Sep 1998 |
JP |
|
11-252181 |
Sep 1999 |
JP |
|
Parent Case Info
This application is a divisional of prior application Serial No. 09/405,838, filed Sep. 27, 1999, now U.S. Pat. No. 6,222,225.
US Referenced Citations (5)
Foreign Referenced Citations (2)
Number |
Date |
Country |
07297300 |
Nov 1995 |
JP |
409213783 |
Aug 1997 |
JP |