Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of
- (a) forming at least one depression into a semiconductor substrate,
- (b) covering said semiconductor substrate with at least one first layer, said at least one first layer completely filling said at least one depression, and said at least one first layer including a layer of a filling material,
- (c) removing a portion of the thickness of said at least one first layer from said semiconductor substrate,
- (d) covering said at least one first layer with a second layer having a planarized surface, and
- (e) respectively etching said second layer and said at least one first layer at substantially the same etching rate to completely remove said second layer and to at least reduce a substantial thickness of said at least one first layer, and
- wherein step (e) is carried out until said at least one first layer is etched down to said semiconductor substrate.
- 2. A method according to claim 1, wherein said step (b) is carried out by further forming said at least one first layer with a top layer, said top layer being selectively etchable relative to said layer of filling material, and said top layer having a thickness substantially equal to a depth of said at least one depression.
- 3. A method according to claim 2, wherein said step (b) is carried out by also forming an intermediate layer between said top layer and said layer of filling material, said intermediate layer being selectively etchable, and said intermediate layer being of the same material as said layer of filling material.
- 4. A method according to claim 1 wherein a photoresist mask is formed on said at least one first layer before said step (c), said photoresist mask being formed over said at least one depression.
- 5. A method according to claim 4, wherein said at least one first layer is formed with an overall thickness being at least twice a depth of said at least one depression in said semiconductor substrate.
- 6. A method according to claim 5, wherein said step (b) is carried out at least in part by heating said substrate to a temperature of 600.degree. to 800.degree. C. and flowing gas including only tetraethyl orthosilicate and an inert gas over said substrate.
- 7. A method according to claim 4, wherein said step (b) is carried out at least in part by heating said substrate to a temperature of 600.degree. to 800.degree. C. and flowing gas including only tetraethyl orthosilicate and an inert gas over said substrate.
- 8. A method according to claim 1, wherein said at least one first layer is formed with an overall thickness being at least twice a depth of said at least one depression in said semiconductor substrate.
- 9. A method according to claim 1, wherein said step (b) is carried out at least in part by heating said substrate to a temperature of 600.degree. to 800.degree. C. and flowing gas including only tetraethyl orthosilicate and an inert gas over said substrate.
- 10. A method of manufacturing a semiconductor device comprising the steps of
- (a) forming at least one depression into a semiconductor substrate,
- (b) covering said semiconductor substrate with at least one first layer, said at least one first layer completely filling said at least one depression, and said at least one first layer including a layer of a filling material,
- (c) removing a portion of the thickness of said at least one first layer from said semiconductor substrate,
- (d) covering said at least one first layer with a second layer having a planarized surface, and
- (e) respectively etching said second layer and said at least one first layer at substantially the same etching rate to completely remove said second layer and to at least reduce a substantial thickness of said at least one first layer, and
- wherein step (e) is carried out until said second layer is removed and said at least one first layer is etched to a distance above said semiconductor substrate.
- 11. A method according to claim 10, wherein said step (b) is carried out by further forming said at least one first layer with a top layer, said top layer being selectively etchable relative to said layer of filling material, and said top layer having a thickness substantially equal to a depth of said at least one depression.
- 12. A method according to claim 11, wherein said step (b) is carried out by also, forming an intermediate layer between said top layer and said layer of filling material, said intermediate layer being selectively etchable, and said intermediate layer being of the same material as said layer of filling material.
- 13. A method according to claim 10, wherein a photoresist mask is formed on said at least one first layer before said step (c), said photoresist mask being formed over said at least one depression.
- 14. A method according to claim 13, wherein said at least one first layer is formed with an overall thickness being at least twice a depth of said at least one depression in said semiconductor substrate.
- 15. A method according to claim 14, wherein said step (b) is carried out at least in part by heating said substrate to a temperature of 600.degree. to 800.degree. C. and flowing gas including only tetraethyl orthosilicate and an inert gas over said substrate.
- 16. A method according to claim 13, wherein said step (b) is carried out at least in part by heating said substrate to a temperature of 600.degree. to 800.degree. C. and flowing gas including only tetraethyl orthosilicate and an inert gas over said substrate.
- 17. A method according to claim 10, wherein said at least one first layer is formed with an overall thickness being at least twice a depth of said at least one depression in said surface.
- 18. A method according to claim 10, wherein said step (b) is carried out at least in part by heating said substrate to a temperature of 600.degree. to 800.degree. C. and flowing gas including only tetraethyl orthosilicate and an inert gas over said substrate.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8701717 |
Jul 1987 |
NLX |
|
Parent Case Info
This is a continuation of application Ser. No. 219,518, filed July 15, 1988 now abandoned.
US Referenced Citations (12)
Foreign Referenced Citations (4)
Number |
Date |
Country |
0200525 |
Nov 1986 |
EPX |
3228399 |
Feb 1984 |
DEX |
1-30243 |
Feb 1989 |
JPX |
2160359 |
Dec 1985 |
GBX |
Non-Patent Literature Citations (1)
Entry |
Sze, S. M. VLSI Technology, McGraw Hill, 1983, pp. 106-111. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
219518 |
Jul 1988 |
|