Claims
- 1. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET of a memory cell, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cell, each having a gate electrode; a first insulating film formed on the gate electrodes of the first and second n-channel MISFETs and the first and second p-channel MISFETs; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, the gate electrode of said second n-channel MISFET, and the gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, the gate electrode of said first n-channel MISFET, and the gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film, the drain regions of the first and second n-channel MISFETs, and the drain regions of the first and second p-channel MISFETs to cover said first conductive film, the drain regions of the first and second n-channel MISFETs, and the drain regions of the first and second p-channel MISFETs.
- 2. A semiconductor integrated circuit device according to claim 1, wherein said dielectric film includes a silicon nitride film.
- 3. A semiconductor integrated circuit device according to claim 1, wherein a local wiring line is comprised of said first conductive film.
- 4. A semiconductor integrated circuit device according to claim 1, further comprising:a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 5. A semiconductor integrated circuit device according to claim 1, wherein said dielectric film has a thickness less than that of said first conductive film.
- 6. A semiconductor integrated circuit device, comprising:a first n-channel MISFET and a second n-channel MISFET of a memory cell, each having a gate electrode; a first p-channel MISFET and a second p-channel MISFET of said memory cells, each having a gate electrode; a first insulating film formed on the gate electrodes of the first and second n-channel MISFETs and the first and second p-channel MISFETs; a first conductive film formed on said first insulating film and being electrically connected to a drain region of said first n-channel MISFET, a drain region of said first p-channel MISFET, the gate electrode of said second n-channel MISFET, and the gate electrode of said second p-channel MISFET; a dielectric film formed on said first conductive film; and a second conductive film formed on said dielectric film and being electrically connected to a drain region of said second n-channel MISFET, a drain region of said second p-channel MISFET, the gate electrode of said first n-channel MISFET, and the gate electrode of said first p-channel MISFET, wherein a capacitor element is comprised of said first conductive film, said dielectric film, and said second conductive film, and wherein said second conductive film is formed over said first conductive film, the drain regions of the first and second n-channel MISFETs, and the drain regions of the first and second p-channel MISFETs to cover said first conductive film.
- 7. A semiconductor integrated circuit device according to claim 6, wherein said dielectric film includes a silicon nitride film.
- 8. A semiconductor integrated circuit device according to claim 6, further comprising:a second insulating film formed on said second conductive film; a first voltage line formed on said second conductive film and being electrically connected to a source region of said first n-channel MISFET and a source region of said second n-channel MISFET; and a second voltage line formed on said second conductive film and being electrically connected to a source region of said first p-channel MISFET and a source region of said second p-channel MISFET.
- 9. A semiconductor integrated circuit device according to claim 6, wherein said dielectric film has a thickness less than that of said first conductive film.
Priority Claims (2)
Number |
Date |
Country |
Kind |
8-5487 |
Jan 1996 |
JP |
|
8-35872 |
Feb 1996 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATION
The present application is a divisional application of application Ser. No. 09/753,515 filed on Jan. 4, 2001, now U.S. Pat. No. 6,603,178, which is a divisional application of Application No. 09/025,731 filed on Feb. 18, 1998, now Patent No. 6,171,892, which is a divisional application of application Ser. No. 08/784,998, filed Jan. 17, 1997, the contents of which are incorporated by reference herein in their entirety. Ser. No. 08/784,998 has issued as U.S. Pat. No. 5,798,551.
US Referenced Citations (21)
Foreign Referenced Citations (2)
Number |
Date |
Country |
61-68295 |
Apr 1988 |
JP |
04279058 |
Oct 1992 |
JP |
Non-Patent Literature Citations (1)
Entry |
Balasubramanian, et al., “Monolithic Storage Cell Having Inherent Latent Image Memory Operation”, IBM Technical Disclosure Bulletin, vol. 17, No. 12, May 1975, pp. 3634-3635. |