Claims
- 1. A manufacturing method of a semiconductor memory device, said method comprising the steps of:dividing the area of a semiconductor substrate into a first element formation area for a peripheral circuit area and/or a logic circuit area, and a second element formation area for memory cells; forming a first oxide film, a storage nitride film, and a second oxide film in said first and second element formation areas, and then patterning said first oxide film, said storage nitride film, and said second oxide film into a predetermined shape only in said first element formation area; forming a first impurity diffusion region to serve as a bit line, by selectively introducing impurities into said second element formation area, and then forming an insulating layer on said first impurity diffusion region; removing said first oxide film, said storage nitride film, and said second oxide film only from said first element formation area and the interconnecting portion between said first and second element formation areas; forming a gate insulating film in said first element formation area; forming a silicon film in said first and second element formation areas, and then patterning said silicon film to form a gate electrode on said gate insulating film in said first element formation area, and a word line on the stacked structure of said first oxide film, said storage nitride film, and said second oxide film in said second element formation area; introducing impurities into said interconnecting portion and said first element formation area to form a second impurity diffusion region in said interconnecting portion, and a third impurity diffusion region to serve as the source and drain of a selection transistor in said first element formation area, said second impurity diffusion region being connected to said first impurity diffusion region in the manner that said second impurity diffusion region overlaps at its one end portion with said first impurity diffusion region; and forming silicide layers on the surface of said second impurity diffusion region including the overlapping portion, and the surfaces of said third impurity diffusion regions.
- 2. A method according to claim 1, wherein part of said second impurity diffusion region is formed in common with one of said third impurity diffusion regions.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-233456 |
Aug 2000 |
JP |
|
Parent Case Info
This application is a division of Ser. No. 09/739,258, now U.S. Pat. No. 6,452,777 filed on Dec. 19, 2000, which is hereby incorporated by reference.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
6417045 |
Asano et al. |
Jul 2002 |
B1 |
Foreign Referenced Citations (1)
Number |
Date |
Country |
10-98170 |
Apr 1998 |
JP |