This application claims priority from Japanese Patent Application No. 2017-201799 filed on Oct. 18, 2017. The entire contents of the priority application are incorporated herein by reference.
The technology described herein relates to a method of manufacturing a display panel substrate.
There has been known a display panel having a touch panel function. Such a display panel is described in Japanese Unexamined Patent Application Publication No. 2016-126336. Such a display panel includes a common electrode formed of a transparent conductive film and a conductive line (wire) that are electrically connected to each other to supply a touch drive signal from a driver to the common electrode via the conductive line. This allows the common electrode to act as a touch electrode.
To manufacture a display panel substrate configured as described above, it is necessary to form a plurality of films on a substrate such as a glass substrate, which may increase the number of manufacturing steps. Accordingly, there is a demand for decreasing the number of steps.
The technology described herein was made in view of the above circumstances. An object is to provide a method of manufacturing a display panel substrate with a decreased number of steps.
To solve the foregoing issue, a method of manufacturing a display panel substrate according to the technology described herein includes a transparent conductive film formation step of forming a transparent conductive film on a flattening film that covers a switching component disposed on a substrate, a metallic film formation step of forming a metallic film so as to cover the transparent conductive film after the transparent conductive film formation step, a line formation step of forming a line by etching the metallic film after the metallic film formation step, and a transparent electrode formation step of forming a transparent electrode that is connected to the line by etching the transparent conductive film after the wire formation step.
According to the foregoing method, the transparent electrode formed of the transparent conductive film is interposed between the line (metallic film) and the flattening film to improve adhesion of the line as compared to the configuration including the line that is directly formed on the flattening film. If the flattening film, the transparent conductive film, the line, and the transparent electrode are stacked in this order, the method necessarily includes both of the step of forming the transparent conductive film between the line and the flattening film and the step of forming the transparent electrode film for making the transparent electrode. As compared to this, according to the foregoing method, the flattening film, the transparent electrode, and the line are stacked in this order, which decreases the number of the steps for forming the transparent electrode film.
If the flattening film, the line, and the transparent electrode are stacked in this order, the transparent electrode is arranged over the line, which causes a height difference at the formation position of the line due to the thickness of the line. As a result, the transparent electrode may be partially disconnected at the height-difference portions. According to the foregoing method, by stacking the flattening film, the transparent electrode, and the line in this order, a height difference is less likely to be formed on the transparent electrode and the partial disconnection of the transparent electrode is less likely to be caused.
According to the technology described herein, an object is to provide a method of manufacturing a display panel substrate with a decreased number of steps.
A first embodiment of the technology described herein will be described with reference to
The liquid crystal display device 10 also includes, as illustrated in
The liquid crystal panel 11 includes, as illustrated in
The array substrate 30 is formed such that various films are formed in layers by photolithography on the inner surface side of the glass substrate 31 (substrate) as illustrated in
The TFTs 32 are disposed below the pixel electrodes and are arranged in a matrix (rows and columns) in the display area A1. The TFTs 32 are connected to the pixel electrodes 33, respectively. Each of the TFTs 32 has a gate electrode 34, a source electrode 35, a drain electrode 36, and a channel portion 37. The channel portion 37 overlaps the gate electrode 34. A gate insulation film 38 is interposed between the channel portion 37 and the gate electrode 34. The channel portion 37 connects the source electrode 35 and the drain electrode 36. An insulation film 46 and a flattening film 47 are stacked on the channel portion 37, the source electrode 35, and the drain electrode 36. The pixel electrodes 33 are formed on the flattening film 47. The drain electrode 36 is connected to a drain line 41. The drain line 41 is electrically connected to the pixel electrodes 33 (transparent electrodes) through a contact hole 45 formed in the flattening film 47 and a contact hole 48 formed in the insulation film 46. The flattening film 47 (organic insulation film) is formed of an organic material such as an acrylic resin (e.g. PMMA), for example, and is thicker than other insulation films 38, 46, and 40.
The gate electrode 34, the source electrode 35, and the drain electrode 36 are formed of laminated films of titanium (Ti) and copper (Cu), for example, but they are not limited to this. The gate line and source line (not illustrated) are arranged in a grid pattern around the TFTs 32 and the pixel electrodes 33. The gate electrode 34 is connected to the gate line, and the source electrode 35 is connected to the source line. The TFTs 32 are driven according to various signals supplied from the driver 17 to the gate line and the source line. According to the driving of the TFTs 32, the supply of potentials to the pixel electrodes 33 is controlled.
As illustrated in
The liquid crystal display device 10 in the present embodiment is an in-cell liquid crystal display device that has both the display function of displaying images and the touch panel function (position input function) of detecting the position of an input made by the user (input position) based on the displayed images. The touch panel detection type in the present embodiment is a projection electrostatic capacitance type, for example, a self-capacitance type. In the present embodiment, the pixel electrodes 33 are used as electrodes for position detection. If a user of the liquid crystal display device 10 puts a finger, which is a conductor (a position input body not illustrated), close to the surface (display surface) of the liquid crystal panel 11, electrostatic capacitance is formed between the finger and the pixel electrodes 33. Accordingly, the electrostatic capacitance detected at the pixel electrodes 33 near the finger is different from the electrostatic capacitance detected at the pixel electrodes 33 distant from the finger. Thus, the position of the input made by the finger can be detected based on the difference. The pixel electrodes 33 are connected to a line 50 (position detection line). The line 50 is formed of a metallic film of copper (Cu), for example, but is not limited to this. The line 50 may be formed by stacking different kinds of conductive films.
The line 50 extends from the pixel electrodes 33 to the driver 17 and is electrically connected to the driver 17. The line 50 extends along the source line, for example, but the route of the line 50 is not limited to this. At the time of control for detecting the input position in the display area A1, the control circuit board 12 supplies a drive signal for detecting the input position to the pixel electrodes 33 via the driver 17 and the line 50 and receives a detection signal via the driver 17 and the line 50. Accordingly, the pixel electrodes 33 act as position detection electrodes.
Next, a method of manufacturing the liquid crystal panel 11 will be described. The liquid crystal panel 11 is manufactured by producing each of the CF substrate 21 and the array substrate 30 and then bonding the CF substrate 21 and the array substrate 30 to each other. The method of manufacturing the array substrate 30 (display panel substrate) at least includes a gate conductive film formation step of forming the gate electrode 34 and the gate line, a gate insulation film formation step of forming the gate insulation film 38, a channel portion formation step of forming the channel portion 37, a source drain formation step of forming the source electrode 35, the source line, the drain electrode 36, and the drain line 41, a first insulation film formation step of forming the insulation film 46, a flattening film formation step of forming the flattening film 47, steps of forming the pixel electrodes 33 and the line 50 (described later in detail), a second insulation film formation step of forming the insulation film 40, and a common electrode formation step of forming the common electrode 39.
In each of the foregoing steps, a thin film pattern is formed by photolithography. Specifically, each of the foregoing steps includes a film formation step of forming a thin film as a base for the thin film pattern, a resist formation step of forming a resist pattern in a shape corresponding to the thin film pattern by performing an exposure treatment and a development treatment to a resist, and an etching step of forming the thin film pattern by performing etching with the resist pattern as a mask. In the film formation step, plasma CVD, sputtering, vacuum evaporation, or the like is used as appropriate according to the kind of the thin film. In the etching step, wet etching or dry etching is used as appropriate according to the kind of the thin film to be etched. In the following description, among the foregoing steps, the respective steps of forming the pixel electrodes 33 and the line 50 will be described.
The pixel electrodes 33 and the line 50 are formed by performing a transparent conductive film formation step, a metallic film formation step, a line formation step, and a transparent electrode formation step. In the transparent conductive film formation step, as illustrated in
(Line Formation Step)
In the line formation step after the metallic film formation step, as illustrated in
(Transparent Electrode Formation Step)
In the transparent electrode formation step performed after the line formation step, as illustrated in
Next, the advantageous effects of the present embodiment will be described. If the flattening film 47, the line 50, and the pixel electrodes 33 (an example of transparent electrodes) are stacked in this order, the pixel electrodes 33 are arranged over the line 50, which causes a height difference at the formation position of the line 50 due to the thickness of the line 50. As a result, the pixel electrodes 33 may be partially disconnected at the height-difference portion. According to the foregoing method, by stacking the flattening film 47, the pixel electrodes 33, and the line 50 in this order, a height difference is less likely to be formed on the pixel electrodes 33 and the partial disconnection of the pixel electrodes 33 is less likely to be caused.
According to the foregoing method, the pixel electrodes 33 formed of the transparent conductive film are interposed between the line 50 (metallic film 52) and the flattening film 47 to improve adhesion of the line 50 as compared to a configuration including the line 50 that is directly formed on the flattening film 47. If the flattening film 47, the transparent conductive film, the line 50, and the pixel electrodes 33 are stacked in this order, the method necessarily includes both of the step of forming the transparent conductive film between the line 50 and the flattening film 47 and the step of forming the transparent electrode film for making the pixel electrodes 33. As compared to this, according to the foregoing method, the flattening film 47, the pixel electrodes 33, and the line 50 are stacked in this order, which decreases the number of the steps for forming the transparent electrode film. In the present embodiment, the line 50 and the pixel electrodes 33 are in direct contact with each other, which eliminates the need to form a contact hole for electrical connection between the line 50 and the pixel electrodes 33.
In the stacked structure of the comparative example illustrated in
In the present embodiment, the pixel electrodes 33 are taken as an example of the transparent electrodes connected to the line 50. Accordingly, signals different from the signals input from the drain electrode 36 are input to the pixel electrodes 33 through the line 50 connected to the pixel electrodes 33. The pixel electrodes 33 can perform functions (for example, the touch sensor function) other than the image display function.
In the line formation step, the metallic film 52 is etched while the portion of the metallic film 52 that covers the contact hole 45 being covered with the resist 53. The portions of the pixel electrodes 33 connected to the drain electrode 36 can be covered with the cover portion 54 (part of the metallic film 52), which reduces the resistance of the connection portions and protects the connection portions.
The present embodiment includes an insulation film formation step of forming the insulation film 40 in such a manner as to cover the pixel electrodes 33 (transparent electrodes) and the line 50 after the transparent electrode formation step and a common electrode formation step of forming the common electrode 39 on the insulation film 40 after the insulation film formation step. If the TFTs 32, the flattening film 47, the common electrode 39, the insulation film 40, and the pixel electrodes 33 are stacked in this order, it is necessary to form a contact hole in both the flattening film 47 and the insulation film 40 to connect the pixel electrodes 33 and the TFTs 32. In the present embodiment, the TFTs 32, the flattening film 47, the pixel electrodes 33, the insulation film 40, and the common electrode 39 are stacked in this order. Accordingly, the pixel electrodes 33 and the TFTs 32 can be connected by forming the contact hole 45 in only the flattening film 47.
In the present embodiment, after the formation of the transparent conductive film 51 as a base of the pixel electrodes 33 and the metallic film 52 as a base of the line 50, the metallic film 52 is etched to form the line 50 and the transparent conductive film 51 is etched to form the pixel electrodes 33. According to such a method, the adhesion of the pixel electrodes 33 and the line 50 is further increased as compared to the adhesion obtained by the procedure in which the line 50 is formed after the formation of the pixel electrodes 33.
Next, a second embodiment of the technology described herein will be described with reference to
The technology described herein is not limited to the embodiments described above and with reference to the drawings. The following embodiments may be included in the technical scope.
(1) In the foregoing embodiments, the display panel is a liquid crystal panel, but the present technology is also applicable to other kinds of display panels.
(2) In the foregoing embodiments, the TFTs are used as switching elements, but switching elements other than the TFTs (for example, thin-film diodes (TFDs)) may be used.
Number | Date | Country | Kind |
---|---|---|---|
2017-201799 | Oct 2017 | JP | national |
Number | Name | Date | Kind |
---|---|---|---|
7821613 | Kimura | Oct 2010 | B2 |
8149346 | Kimura | Apr 2012 | B2 |
8576347 | Kimura | Nov 2013 | B2 |
8634044 | Kimura | Jan 2014 | B2 |
8885114 | Kimura | Nov 2014 | B2 |
9207504 | Kimura | Dec 2015 | B2 |
9213206 | Kimura | Dec 2015 | B2 |
9690155 | Takamaru et al. | Jun 2017 | B2 |
9703140 | Kimura | Jul 2017 | B2 |
9835915 | Kim et al. | Dec 2017 | B2 |
9958736 | Kimura | May 2018 | B2 |
20070139571 | Kimura | Jun 2007 | A1 |
20070146592 | Kimura | Jun 2007 | A1 |
20070236640 | Kimura | Oct 2007 | A1 |
20100177269 | Kimura | Jul 2010 | A1 |
20110032435 | Kimura | Feb 2011 | A1 |
20120170784 | Kimura | Jul 2012 | A1 |
20130077008 | Kim et al. | Mar 2013 | A1 |
20140118675 | Kimura | May 2014 | A1 |
20140132872 | Kimura | May 2014 | A1 |
20150221680 | Nakata | Aug 2015 | A1 |
20150228675 | Takanishi | Aug 2015 | A1 |
20150241744 | Nakata | Aug 2015 | A1 |
20150277168 | Takanishi | Oct 2015 | A1 |
20160033820 | Kimura | Feb 2016 | A1 |
20160154283 | Kimura | Jun 2016 | A1 |
20160187690 | Nam et al. | Jun 2016 | A1 |
20160291366 | Hara | Oct 2016 | A1 |
20170038651 | Takamaru et al. | Feb 2017 | A1 |
20180024402 | Kimura | Jan 2018 | A1 |
20180059495 | Kim et al. | Mar 2018 | A1 |
20190004380 | Kimura | Jan 2019 | A1 |
Number | Date | Country |
---|---|---|
2007-133371 | May 2007 | JP |
2007-199708 | Aug 2007 | JP |
2007-298976 | Nov 2007 | JP |
2009-116058 | May 2009 | JP |
2013-068949 | Apr 2013 | JP |
2016-111034 | Jun 2016 | JP |
2016-126336 | Jul 2016 | JP |
2015159800 | Oct 2015 | WO |
Number | Date | Country | |
---|---|---|---|
20190113789 A1 | Apr 2019 | US |