The priority of Korean Patent Application No. 2007-21281, filed on Mar. 5, 2007, is hereby claimed and the disclosure of which is incorporated herein by reference in its entirety.
The present invention relates to a method of manufacturing a flash memory device, more particularly relates to a method of manufacturing a flash memory device for preventing void from being generated when a large-surfaced floating gate is formed.
In the semiconductor memory devices, a flash memory device comprises a plurality of memory cells for storing data. A floating gate is formed in each memory cell and data is stored in the floating gate. As the integration of the device is increased, the width of the floating gate becomes narrow. Accordingly, to secure an area and a volume of the floating gate, the floating gate is formed thickly. However, the aspect ratio is increased due to an increase of the thickness. For the above described reason, a void may be generated in an isolation layer when the isolation layer is formed, and so stability of the device can be lowered.
In a method of the present invention, a conductive layer for a floating gate consists of a first conductive layer and a second conductive layer. However, the first conductive layer has a small thickness to lower the aspect ratio, and an isolation layer is formed such that a void is not generated in the isolation layer. After the isolation layer is formed, the second conductive layer is formed thickly to secure an area of the floating gate which is subsequently formed.
The method of manufacturing a flash memory device according to the present invention comprises the steps of forming a first insulating layer and a first conductive layer on a semiconductor substrate; etching the first conductive layer, the first insulating layer and the semiconductor substrate to form a trench; forming an isolation layer on a region on which the trench is formed; forming a second conductive layer in contact with the first conductive layer; and removing the second conductive layer formed on the isolation layer.
The method of manufacturing a flash memory device of the present invention can further comprise the steps of forming a dielectric layer on the patterned second conductive layer and the isolation layer; and forming a third conductive layer on the dielectric layer. In an embodiment, the first conductive layer can have a thickness of 50 Å to 100 Å.
The step of forming the trench can comprise the steps of forming the first insulating layer and the first conductive layer on the semiconductor substrate; forming patterns of a mask layer on the first conductive layer; patterning the first conductive layer and the first insulating layer in accordance with the patterns of the mask layer; and removing a portion of the semiconductor substrate according to the patterns of the mask layer.
The pattern of the mask layer can have a stacked structure of an etching stop layer and an oxide layer, and the etching stop layer can be formed of a nitride layer.
The step of patterning the second conductive layer cancomprise the steps of forming patterns of a photoresist layer on the second conductive layer; and etching the second conductive layer in accordance with the patterns of the photoresist layer.
The step of forming the patterns of the photoresist layer can comprise the steps of forming the photoresist layer on the second conductive layer; and performing an exposure process and a developing process for a portion of the photoresist layer.
The photoresist layer can have an opening included in the isolation area, and the step of patterning the second conductive layer can be performed for exposing the isolation layer. Also, the pattern of the photoresist layer is preferably removed after patterning the second conducive layer.
The above and other features and advantages of the present invention will become readily apparent by reference to the following detailed description when considered in conjunction with the accompanying drawings wherein:
Hereinafter, the preferred embodiments of the present invention will be explained in more detail with reference to the accompanying drawings. However, the embodiments of the present invention may be modified variously and a scope of the present invention should not be limited to the embodiment described below. The description herein is provided for illustrating the present invention more completely to those skilled in the art.
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
In this embodiment, the chemical mechanical polishing (CMP) process is carried out for exposing the isolation layer 110 so that the floating gate consisting of the first conductive layer 104 and the second conductive layer 112 may be formed. Since the first conductive layer 104 for the floating gate is thin, however, an effect of increase of an area of the floating gate is diminished.
To solve the above-described problem, in the present invention, the second conductive layer 112 for the floating gate is formed such that the isolation layer 110 is completely covered with the second conductive layer, and the second conductive layer 112 is then patterned to form the floating gate. The above process will be described in more detail.
A second mask layer 114 is formed on the second conductive layer 112. The second mask layer 114 may be formed of a photoresist layer; and an exposure process and developing process according to a width of an active area are performed to form patterns of the second mask layer 114.
Referring to
Referring to
In a process of manufacturing a flash memory device according to the present invention, the floating gate consists of the first conductive layer and the second conductive layer. However, the second conductive layer is formed after forming the isolation layer and the second conductive layer is patterned according to the patterns of the photoresist layer. Accordingly, the area of the floating gate is increased and it is possible to prevent a void from being generated when the conductive layer for the floating gate is formed.
Although the invention has been described with reference to a number of illustrative embodiments thereof, it should be understood that numerous other modifications and embodiments can be devised by those skilled in the art that will fall within the spirit and scope of the principles of this disclosure. More particularly, various variations and modifications are possible in the component parts and/or arrangements of the subject combination arrangement within the scope of the disclosure, the drawings and the appended claims. In addition to variations and modifications in the component parts and/or arrangements, alternative uses will also be apparent to those skilled in the art.
Number | Date | Country | Kind |
---|---|---|---|
2007-21281 | Mar 2007 | KR | national |