Claims
- 1. A semiconductor memory device having a substrate in which a plurality of memory cells are disposed in a word line direction,each of said plurality of memory cells including: a first insulating film formed on a substrate; a floating gate electrode formed on said first insulating film; a second insulating film formed on said floating gate electrode; a control electrode formed on said second insulating film; and a source region and a drain region formed under said first insulation film, said source regions and said drain regions of each of the plurality of memory cells in the word line direction being separated from each other on both sides of each memory cell by a groove structure formed in said substrate; wherein the length of a portion of the substrate sandwiched by said groove structure in the word line direction is larger than the length of a first portion of said floating gate electrode which is in contact with said first insulating film in said word line direction.
- 2. The semiconductor memory device according to claim 1, wherein said floating gate electrode includes said first portion in contact with said first insulation film and a second portion formed on said first portion; andwherein the length of the second portion in the word line direction is larger than that of said first portion in the word line direction.
- 3. The semiconductor memory device according to claim 2, wherein the length of a portion of the substrate sandwiched by said groove structure in said word line direction is substantially equal to that of said second portion in said word line direction.
- 4. A semiconductor memory device in which a plurality of memory cells are disposed in a word line direction,each of said plurality of memory cells including: a first insulating film formed on a substrate; a floating gate electrode formed on said first insulating film; a second insulating film formed on said floating gate electrode; a control electrode formed on said second insulating film; and a source region and a drain region formed under said first insulating film, said source regions and said drain regions of each of the plurality of memory cells in the word line direction being separated from each other on both sides of each memory cell by adjacent grooves of a groove structure formed in said substrate; wherein the distance between adjacent grooves of said groove structure in the word line direction is larger than the length of a first portion of said floating gate electrode which is in contact with said first insulating film in said word line direction.
- 5. The semiconductor memory device according to claim 4, wherein said floating gate electrode includes said first portion in contact with said first insulation film and a second portion formed on said first portion; andwherein the length of the second portion in the word line direction is larger than that of said first portion in the word line direction.
- 6. The semiconductor memory device according to claim 5, wherein the length of a portion of the substrate sandwiched by said groove structure in said word line direction is substantially equal to that of said second portion in said word line direction.
Priority Claims (1)
Number |
Date |
Country |
Kind |
6-062386 |
Mar 1994 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 08/851,536, filed on May 5, 1997, (now U.S. Pat. No. 5,932,909) which is a continuation of application Ser. No. 08/413,263, filed on Mar. 30, 1995 (now U.S. Pat. No. 5,672,529), the entire disclosures of which are hereby incorporated by reference.
US Referenced Citations (4)
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/851536 |
May 1997 |
US |
Child |
09/217811 |
|
US |
Parent |
08/413263 |
Mar 1995 |
US |
Child |
08/851536 |
|
US |