Claims
- 1. A semiconductor device comprising:a semiconductor substrate; an element isolation film formed on a surface of said semiconductor substrates; an element region surrounded by said element isolation film; source/drain regions formed within the element region on the surface of the semiconductor substrate, and a gate insulating film and a gate electrode formed on a channel region between the source/drain regions; and a wiring formed on said element isolation film, wherein said gate electrode comprises a first silicon film and a second silicon film formed on said first silicon film and said wiring consisting of a two layer structure.
- 2. A semiconductor device according to claim 1, wherein a surface of said second silicon film is covered with a metal silicide film.
- 3. A semiconductor device according to claim 2, wherein said first silicon film is a poly-Si film which is more highly doped than said second silicon film.
- 4. A semiconductor device according to claim 2, wherein said first silicon film is a layer formed in a step of forming a poly-Si film to be thermally oxidized so as to form an element isolation film.
- 5. A semiconductor device according to claim 1, wherein the element isolation film is formed on the surface of said semiconductor substrate by Local Oxidation of Silicon technique.
- 6. A semiconductor device according to claim 1, wherein said first and second silicon films are made of poly-Si.
- 7. A semiconductor device according to claim 1, wherein the two layer structure is consisting of said second silicon film and a metal silicide film covering a surface of said second silicon film.
- 8. A semiconductor device comprising:a semiconductor substrate; an element isolation film formed on a surface of said semiconductor substrate; an element region surrounded by said element isolation film; source/drain regions formed within the element region on the surface of the semiconductor substrate, and a gate insulating film and a gate electrode formed on a channel region between the source/drain regions; and a wiring formed on said element isolation film, wherein said gate electrode comprises a first silicon film and a second silicon film formed on said first silicon film and said wiring consisting of said second silicon film, and a surface of said second silicon film is covered with a metal silicide film.
- 9. A semiconductor device according to claim 8, wherein the element isolation film is formed on the surface of said semiconductor substrate by Local Oxidation of Silicon technique.
- 10. A semiconductor device comprising:a semiconductor substrate; an element isolation film formed by the Local Oxidation of Silicon technique on a surface of said semiconductor substrate; an element region surrounded by said element isolation film; source/drain regions formed within the element region on the surface of the semiconductor substrate, and a gate insulating film and a gate electrode formed on a channel region between the source/drain regions; and a wiring formed on said element isolation film, wherein said gate electrode comprises a first silicon film and a second silicon film formed on said first silicon film and said wiring consisting of said second silicon film, and a surface of said second silicon film is covered with a metal silicide film.
- 11. A semiconductor device according to claim 10, wherein said first and second silicon films are made of poly-Si.
- 12. A semiconductor device according to claim 10, wherein said first silicon film is a poly-Si film which is more highly doped than said second silicon film.
- 13. A semiconductor device according to claim 10, wherein said first silicon film is a layer formed in a step of forming a poly-Si film to be thermally oxidized so as to form an element isolation film.
Priority Claims (1)
Number |
Date |
Country |
Kind |
10-216201 |
Jul 1998 |
JP |
|
Parent Case Info
This is a divisional of application Ser. No. 09/362,125 filed Jul. 27, 1999, Pat. No. 6,211,046 B1, which in turn claims the benefit of Japanese Patent Application No. Hei 10-216201 filed Jul. 30, 1998.
US Referenced Citations (5)
Foreign Referenced Citations (1)
Number |
Date |
Country |
09045796 |
Feb 1997 |
JP |