Claims
- 1. A method of manufacturing a semiconductor device comprising the steps of:
- forming a polycrystal layer on a semiconductor substrate so that the crystal orientation of the crystal grains is arranged in a predetermined orientation,
- forming a single crystal layer on said polycrystal layer so that the crystal orientation of the crystal grains is identical to that of said polycrystal layer,
- forming a multilayer of a predetermined configuration by patterning said polycrystal layer and said single crystal layer, and
- forming an impurity region on said semiconductor substrate, by ion implantation at a direction tilted by a predetermined angle with respect to the crystal orientation of said single crystal layer using said multilayer as a mask.
- 2. The method according to claim 1, wherein
- said step forming said polycrystal layer comprises the step of forming a polycrystal silicon layer, and
- said step forming said single crystal layer comprises the step of forming a single crystal silicon layer.
- 3. The method according to claim 2, wherein said step of forming said polycrystal silicon layer comprises the step of forming a polycrystal silicon layer by the CVD method.
- 4. The method according to claim 3, wherein said step of forming said polycrystal silicon layer comprises the step of forming a polycrystal silicon layer using silane type gas as reaction gas under the conditions of atmospheric pressure of 0.1-1.0 Torr, and atmospheric temperature of 550.degree. C.-620.degree. C.
- 5. The method according to claim 2, wherein said step of forming said single crystal silicon layer comprises the step of forming a single crystal silicon layer by epitaxial growth.
- 6. The method according to claim 2, wherein said step of forming said impurity region comprises the step of forming an impurity region on said semiconductor substrate by implanting ions at an angle of 7.degree.-45.degree. with respect to the crystallographic axis of said single crystal, when the crystal orientation of said single crystal silicon layer is at a plane orientation of.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2-314541 |
Nov 1990 |
JPX |
|
Parent Case Info
This application is a division of Application Ser. No. 07/789,722 filed No. 8, 1991 now U.S. Pat. No. 5,177,569.
US Referenced Citations (6)
Foreign Referenced Citations (3)
Number |
Date |
Country |
64-49225 |
Feb 1989 |
JPX |
1-220438 |
Sep 1989 |
JPX |
2-140933 |
May 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
MOS LSI Manufacturing Technology, Nikkel McGraw-Hill, pp. 89-91, 1985. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
789722 |
Nov 1991 |
|