Number | Date | Country | Kind |
---|---|---|---|
2002-042541 | Feb 2002 | JP |
Number | Name | Date | Kind |
---|---|---|---|
5408115 | Chang | Apr 1995 | A |
5422504 | Chang et al. | Jun 1995 | A |
5494838 | Chang et al. | Feb 1996 | A |
5969383 | Chang et al. | Oct 1999 | A |
6133098 | Ogura et al. | Oct 2000 | A |
6177318 | Ogura et al. | Jan 2001 | B1 |
6248633 | Ogura et al. | Jun 2001 | B1 |
6255166 | Ogura et al. | Jul 2001 | B1 |
6395596 | Chien et al. | May 2002 | B1 |
6413821 | Ebina et al. | Jul 2002 | B1 |
6518124 | Ebina et al. | Feb 2003 | B1 |
6531350 | Satoh et al. | Mar 2003 | B2 |
20020100929 | Ebina et al. | Aug 2002 | A1 |
20020127805 | Ebina et al. | Sep 2002 | A1 |
20030054610 | Ebina et al. | Mar 2003 | A1 |
20030057505 | Ebina et al. | Mar 2003 | A1 |
20030058705 | Ebina et al. | Mar 2003 | A1 |
20030060011 | Ebina et al. | Mar 2003 | A1 |
Number | Date | Country |
---|---|---|
A 7-161851 | Jun 1995 | JP |
B1 2978477 | Sep 1999 | JP |
A 2001-156188 | Jun 2001 | JP |
Entry |
---|
U.S. patent application Ser. No. 10/339,558, Inoue, filed Jan. 10, 2003. |
U.S. patent application Ser. No. 10/339,555, Shibata, filed Jan. 10, 2003. |
Hayashi et al., “Twin MONOS Cell with Dual Control Gates”, 2000 IEEE VLSI Technology Digest of Technical Papers. |
Chang et al., “A New SONOS Memory Using Source-Side Injection for Programming”, IEEE Electron Device Letters, vol. 19, No. 7, Jul. 1998, pp. 253-255. |
Chen et al., “A Novel Flash Memory Device with S Plit Gate Source Side Injection and ONO Charge Storage Stack (SPIN)”, 1997, VLSI Technology Digest, pp. 63-64. |