Claims
- 1. A method of manufacturing a metal-oxide-semiconductor transistor including a source region, a drain region and a channel region between the source and drain regions formed from a thin film of non-monocrystalline silicon, a gate electrode opposing the channel region and an insulating film between the channel region and gate electrode, comprising the steps of:
- forming the channel region to be less than 2500 .ANG. thick and forming the source and drain regions thicker than the channel region, at least at the junction of the channel region with the source and drain regions.
- 2. The method of claim 1, wherein the source and drain regions have a thickness throughout, greater than thickness of the channel region.
- 3. The method of claim 1, wherein the thin film of silicon at the channel region is first formed thicker than 2500 .ANG. and is then decreased in thickness.
- 4. The method of claim 1, wherein the thin film of silicon at the channel region is first formed thicker than 2500 .ANG. and is then decreased in thickness.
- 5. A method of manufacturing a thin film MOS transistor which includes the steps of;
- depositing a thin film of silicon having a thickness greater than 2500 .ANG. onto a substrate and forming into the shape of an island;
- removing from a central portion of the upper surface or said silicon film an amount of said film sufficient to create thin film channel region of no more than 2500 .ANG. in thickness therein;
- disposing a gate insulating film across the silicon film;
- providing a gate electrode on said gate insulating film in said channel region;
- providing a source region and a drain region in the portions of said thin film having a thickness of greater than 2500 .ANG.;
- depositing a second insulating film and forming contact openings to the source and drain regions; and
- providing means for connecting said gate electrode and source and drain regions to external circuitry.
- 6. The method of claim 5, wherein the thin film of silicon comprises polycrystalline silicon.
- 7. The method claim 6, wherein the polycrystalline silicon comprises intrinsic polycrystalline silicon.
- 8. The method of claim 7, wherein the gate insulating film comprises a thermally oxidized film of intrinsic polycrystalline silicon.
- 9. A method of manufacturing a metal-oxide-semiconductor transistor, comprising:
- disposing a thin film of silicon selected from the group consisting of polycrystalline silicon and amorphous silicon including a channel region of less than 2500 .ANG. thickness on an insulating substrate;
- forming a source region and a drain region in said thin film silicon, spaced apart by said channel region, each source region and drain region having a thickness throughout greater than the thickness of said channel region;
- disposing an insulating film on the surface of said thin film and in contact with at least a portion of the surface of each of said source, drain and channel regions; and
- disposing a gate electrode on said insulating film and between said source and drain regions.
- 10. The method of claim 9, wherein said insulating film is a silicon oxide film.
- 11. The method of claim 10, wherein the silicon oxide film is a thermally oxidized film of intrinsic polycrystalline silicon.
- 12. The method of claim 9, wherein said gate electrode is formed of a material selected from a group consisting of polycrystalline silicon, metal silicide and metal.
- 13. The method of claim 9, wherein the insulating substrate is quartz glass.
- 14. The method of claim 9, wherein the source and drain regions are formed by doping impurities into regions of the thin film of silicon having a thickness greater than the thickness of the channel region.
- 15. A method of manufacturing a metal-oxide-semiconductor transistor, comprising:
- disposing a thin film of non-monocrystalline silicon including a channel region of less than 2500 .ANG. thickness on an insulating substrate;
- forming a source region and a drain region in said thin film non-monocrystalline silicon, spaced apart by said channel region, each source region and drain region having a thickness throughout which is greater than the thickness of said channel region;
- disposing an insulating film disposed on the surface of said thin film non-monocrystalline silicon and in contact with at least a portion of the surface of each of said source, drain and channel regions; and
- disposing a gate on said insulating film and between said source and drain regions.
- 16. The method of claim 15, wherein said insulating film is a silicon oxide film.
- 17. The method of claim 16, wherein the silicon oxide film is a thermally oxidized film of intrinsic polycrystalline silicon.
- 18. The method of claim 15, wherein said gate electrode is formed of a material selected from a group consisting of polycrystalline silicon, metal silicide and metal.
- 19. The method of claim 15, wherein the insulating substrate is quartz glass.
- 20. A method of manufacturing a metal-oxide-semiconductor transistor, comprising:
- forming a thin film of silicon selected from the group consisting of polycrystalline silicon and amorphous silicon and including a channel region of less than 2500 .ANG. thickness;
- forming a source region and a drain region in said thin film of silicon, spaced apart by said channel region, each source region and drain region having a thickness throughout which is greater than the thickness of said channel region;
- disposing an insulating film on the surface of said thin film of silicon and in contact with at least a portion of the surface of each of said source, drain and channel regions; and
- disposing a gate electrode on said insulating film and between said source and drain regions.
- 21. The method of claim 20, wherein said insulating film is a silicon oxide film.
- 22. The method of claim 21, wherein the silicon oxide film is a thermally oxidized film of intrinsic polycrystalline silicon.
- 23. The method of claim 20, wherein said gate electrode is formed of a material selected from a group consisting of polycrystalline silicon, metal silicide and metal.
Priority Claims (3)
Number |
Date |
Country |
Kind |
57-61440 |
Apr 1982 |
JPX |
|
57-64892 |
Apr 1982 |
JPX |
|
57-143786 |
Apr 1982 |
JPX |
|
Parent Case Info
This is a division of application Ser. No. 07/203,548, filed May 31, 1988, now U.S. Pat. No. 5,124,768, which is a continuation of application Ser. No. 06/862,151, filed May 12, 1986, now abandoned, which is a continuation of application Ser. No. 06/484,046, filed Apr. 11, 1983, now abandoned.
US Referenced Citations (18)
Foreign Referenced Citations (12)
Number |
Date |
Country |
0051396 |
Dec 1982 |
EPX |
55-22811 |
Feb 1980 |
JPX |
55-98868 |
Jul 1980 |
JPX |
57-10266 |
Jan 1982 |
JPX |
1267975 |
Mar 1922 |
GBX |
1178869 |
Jul 1967 |
GBX |
1358416 |
Jul 1974 |
GBX |
2067353 |
Jul 1981 |
GBX |
2070857 |
Sep 1981 |
GBX |
2081018 |
Feb 1982 |
GBX |
2105905 |
Mar 1983 |
GBX |
2140617 |
Nov 1984 |
GBX |
Non-Patent Literature Citations (4)
Entry |
"Effect of Silicon Film Thickness On threshold Voltage of SOS-MOSFETs" by N. Sasaki, et. al., Solid-State Electronics, vol. 22, No. 4-E, pp. 417-421. |
"Polysilicon Switches For Display Devices" by S. Chapman, et al., IBM Technical Disclosure Bulletin, vol. 23, No. 1, Jun., 1980. |
"Polycrystalline-Silicon Thin Film Transistors On Glass" by M. Matsui, et al.; Appl. Phys. Lett. 37 (10), Nov. 15, 1980, pp. 936-937. |
"Active Matrix Addressed Liquid-Crystal Displays" by Shinji Morozumi, 1985 International Display Research Conference, 1985 IEEE, pp. 9-13. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
203548 |
May 1988 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
862151 |
May 1986 |
|
Parent |
484046 |
Apr 1983 |
|