Claims
- 1. A method for patterning a ferroelectric layer on a main surface of a semiconductor substrate, which comprises the steps of:
providing the semiconductor substrate having the ferroelectric layer; providing a mask for patterning the ferroelectric layer; carrying out a dry etching process using an etching gas mixture having halogen-containing gases; carrying out a heat treatment process after performing the dry etching process; and feeding H2O to the semiconductor substrate.
- 2. The method according to claim 1, further comprising the step of applying a conductive layer on the ferroelectric layer.
- 3. The method according to claim 2, which comprises forming the conductive layer from a noble metal selected from the group consisting of Pt, Pd, Ir, Rh, Ru, Os, and a noble metal oxide.
- 4. The method according to claim 1, which comprises forming the ferroelectric layer from materials from a perovskite group.
- 5. The method according to claim 1, which comprises using a reactive ion etching process for the dry etching process.
- 6. The method according to claim 1, which comprises forming the etching gas mixture with at least one compound selected from the group consisting of Cl2, BCl3 and HBr.
- 7. The method according to claim 1, which comprises feeding the H2O to the semiconductor substrate during the dry etching process.
- 8. The method according to claim 1, which comprises feeding the H2O to the semiconductor substrate during the heat treatment process.
- 9. The method according to claim 1, which comprises feeding the H2O to the semiconductor substrate during a stripping process that is effected after the patterning.
- 10. The method according to claim 1, which comprises feeding the H2O to the semiconductor substrate in a form of water vapor.
- 11. The method according to claim 1, which comprises feeding the H2O to the semiconductor substrate by combusting oxygen with hydrogen on site.
- 12. The method according to claim 1, which comprises feeding the H2O to the semiconductor substrate by on-site combustion of oxygen with hydrogen-containing compounds.
- 13. The method according to claim 2, wherein the ferroelectric layer is part of a storage capacitor and functions as a dielectric and the conductive layer is a top electrode of the storage capacitor.
- 14. The method according to claim 13, which comprises providing a bottom electrode above the semiconductor substrate and the bottom electrode together with the ferroelectric layer and the top electrode forms the storage capacitor.
- 15. The method according to claim 14, which comprises:
applying a selection transistor on the semiconductor substrate; and electrically connecting the bottom electrode to the selection transistor.
- 16. The method according to claim 1, which comprises forming the semiconductor substrate from at least one material selected from the group consisting of silicon, GaAs and Ge.
- 17. The method according to claim 13, wherein the storage capacitor is part of a FeRAM or DRAM memory component.
- 18. The method according to claim 1, which comprises using a magnetic enhanced reactive ion etching process as the dry etching process.
- 19. The method according to claim 1, which comprises forming the ferroelectric layer from at least one material selected from the group consisting of SBT PZT and BTO.
- 20. The method according to claim 1, which comprises feeding the H2O to the semiconductor substrate by on site combustion of oxygen with hydrogen-rich volatile organic compounds selected from the group consisting of alkanes, cycloalkanes, alkenes, cycloalkenes, alcohols, aldehydes and ketones.
- 21. A method for patterning a ferroelectric layer on a main surface of a semiconductor substrate, which comprises the steps of:
providing the semiconductor substrate having the ferroelectric layer; providing a mask for patterning the ferroelectric layer; carrying out a dry etching process using an etching gas mixture having halogen-containing gases; and carrying out a heat treatment process in an O2-containing atmosphere after performing the dry etching process, a temperature at the semiconductor substrate being about 500° C. for about 2 to 4 hours and then being driven up to 650 to 800° C.
- 22. The method according to claim 21, further comprising the step of providing the O2-containing atmosphere during the heat treatment process with a pressure of about 1 atmosphere.
- 23. The method according to claim 22, which comprises forming the O2-containing atmosphere during the heat treatment process substantially with O2.
- 24. The method according to claim 21, which comprises setting the temperature at the semiconductor substrate during the heat treatment process to lie between 650 and 800° C. for about 15 to 30 minutes.
- 25. The method according to claim 21, further comprising the step of applying a conductive layer on the ferroelectric layer.
- 26. The method according to claim 25, which comprises forming the conductive layer from a noble metal selected from the group consisting of Pt, Pd, Ir, Rh, Ru, Os, and a noble metal oxide.
- 27. The method according to claim 21, which comprises forming the ferroelectric layer from materials from a perovskite group.
- 28. The method according to claim 21, which comprises using a reactive ion etching process as the dry etching process.
- 29. The method according to claim 21, which comprises forming the etching gas mixture with at least one compound selected from the group consisting of Cl2, BCl3 and HBr.
- 30. The method according to claim 25, wherein the ferroelectric layer is part of a storage capacitor and functions as a dielectric and the conductive layer is a top electrode of the storage capacitor.
- 31. The method according to claim 30, which comprises providing a bottom electrode above the semiconductor substrate and the bottom electrode together with the ferroelectric layer and the top electrode forms the storage capacitor.
- 32. The method according to claim 31, which comprises:
applying a selection transistor on the semiconductor substrate; and electrically connecting the bottom electrode to the selection transistor.
- 33. The method according to claim 21, which comprises forming the semiconductor substrate from at least one material selected from the group consisting of silicon, GaAs and Ge.
- 34. The method according to claim 30, wherein the storage capacitor is part of a FeRAM or DRAM memory component.
- 35. The method according to claim 21, which comprises using a magnetic enhanced reactive ion etching process as the dry etching process.
- 36. The method according to claim 21, which comprises forming the ferroelectric layer from at least one material selected from the group consisting of SBT PZT and BTO.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 100 39 411.6 |
Aug 2000 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application No. PCT/EP01/09131, filed Aug. 7, 2001, which designated the United States and was not published in English.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/EP01/09131 |
Aug 2001 |
US |
| Child |
10364819 |
Feb 2003 |
US |