Claims
- 1. A method of producing a semiconductor device comprising:
- successively depositing a collector layer comprising a first conductivity type semi-conductor layer, a base layer comprising a second conductivity type semiconductor layer, an emitter layer comprising a first conductivity type semiconductor layer, and a contact layer comprising an undoped semiconductor layer on a sub-collector layer comprising a first conductivity type semi-conductor layer;
- depositing a resist pattern on said contact layer which becomes a mash for a first ion implantation region;
- ion implanting second conductivity type impurity ions from the surface of said contact layer through said contact and emitter layers and into said base layer using said resist pattern as a mask to produce a second conductivity type first implanation region;
- depositing first insulating films on the surfaces of said second conductivity type first implantation regions;
- removing said resist pattern and depositing a second insulating material on said first insulating films and the area from which the resist pattern was removed;
- etching said second insulating material to leave walls of said second material in the area from which the resist pattern was removed adjacent said first insulating films; and
- ion implanting first conductivity type impurity ions from the surface of said contact layer through said contact and emitter layers and into said emitter layer to produce a first conductivity type second implanation region.
- 2. The method of claim 1 including implanting ions selected from the group consisting essentially of Be+, Mg+, Zn+, and C+ as said first conductivity type impurity ions.
- 3. The method of claim 1 including implanting ions selected from the group consisting essentially of Si+, Se+, and S+ as said second conductivity type impurity ions.
- 4. A method of producing a semiconductor device comprising:
- successively depositing a collector layer comprising a first conductivity type semi-conductor layer, a base layer comprising a second conductivity type semiconductor layer, an emitter layer comprising an undoped semiconductor layer, and a contact layer comprising an undoped semiconductor layer on a sub-collector layer comprising a first conductivity type semiconductor layer;
- depositing a resist pattern on said contact layer which becomes a mask for a first ion implantation region;
- ion implanting second conductivity type impurity ions from the surface of said contact layer through said contact and emitter layers and into said base layer using said resist pattern as a mask to produce a second conductivity type first implantation region;
- depositing first insulating films on the surfaces of said second conductivity type first implantation regions;
- removing said resist pattern and depositing a second insulating material on said first insulating films and the area from which the resist pattern was removed;
- etching said second insulating material to leave walls of said second material in the area from which the resist pattern was removed adjacent said first insulating films; and
- ion implanting first conductivity type impurity ions from the surface of said contact layer through said contact and emitter layers and into said base layer to produce a first conductivity type second implantation region.
- 5. The method of claim 4 including implanting ions selected from the group consisting essentially of Be+, Mg+, Zn+, and C+ as said first conductivity type impurity ions.
- 6. The method of claim 4 including implanting ions selected from the group consisting essentially of Si+ , Se+, and S+ as said second conductivity type impurity ions.
Priority Claims (2)
Number |
Date |
Country |
Kind |
62-179343 |
Jul 1987 |
JPX |
|
62-179344 |
Jul 1987 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 07/217,292, filed July 11, 1988, now U.S. Pat. No. 4,967,254.
US Referenced Citations (8)
Foreign Referenced Citations (5)
Number |
Date |
Country |
0300803 |
Jan 1989 |
EPX |
61-102774 |
May 1986 |
JPX |
61-137364 |
Jun 1986 |
JPX |
63-53971 |
Mar 1988 |
JPX |
63-177464 |
Jul 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Morizuka et al., "Self-Aligned AlGaAs/GaAs . . . Double Implantation", 18th Conference on Solid State Devices and Materials, 1986, pp. 359-362. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
217292 |
Jul 1988 |
|