Claims
- 1. A method for reducing fracturing of molding compound surrounding an encapsulated integrated circuit die and preventing the movement of said molding compound with respect to the surface of said integrated circuit die, said method comprising the steps of:
- a) producing a plurality of surface features in the scribeline areas of a wafer adjacent to said die, such that said plurality of surface features have topological variance;
- b) separating said wafer into individual dies such that said plurality of surface features remain adjacent to said die:
- c) encapsulating said die with said molding compound such that said molding compound extends into and makes contact with said surface features present in said scribeline areas, thereby locking said molding compound around said die and further wherein the step of producing surface features includes the step of producing a plurality of trenches etched into said scribeline areas in patterns designed such that said molding compound locks said die in both the x and y directions along the surface of said die when said die is encapsulated with said molding; and wherein said trenches are arranged in patterns such that additional corners are produced in said scribeline areas to alleviate stresses in said molding compound.
- 2. A method for reducing fracturing of molding compound surrounding an encapsulated integrated circuit die and preventing the movement of said molding compound with respect to the surface of said integrated circuit die, said method comprising the steps of:
- a) producing a plurality of surface features in the scribeline areas of a wafer adjacent to said die, such that said plurality of surface features have topological variance:
- b) separating said wafer into individual dies such that said plurality of surface features remain adjacent to said die:
- c) encapsulating said die with said molding compound such that said molding compound extends into and makes contact with said surface features present in said scribeline areas, thereby locking said molding compound around said die, and further wherein the step of producing surface features includes the step of producing a plurality of trenches etched into said scribeline areas by use of a mask when fabricating said die; wherein said plurality of trenches are arranged in patterns designed such that said molding compound locks said die in both the x and y directions along the surface of said die; and wherein said trenches are arranged in patterns such that additional corners are produced in said scribeline areas to alleviate stresses in said molding compound.
- 3. A process for reducing stress on an encapsulated integrated circuit die and preventing the movement of a molding compound on said encapsulated integrated circuit die with respect to the surface of said integrated circuit die comprising the steps of:
- a) producing a plurality of surface features having a plurality of corners in the scribeline areas of a wafer adjacent to said die wherein said plurality of surface features have topological variance;
- b) separating said wafer into individual dies such that said plurality of surface features remain adjacent to said die; and
- c) encapsulating said die with said molding compound such that said molding compound extends in and makes contact with said surface features present in said scribeline areas to lock said molding compound around said die, wherein said corners distribute the stress, and further wherein the step of producing includes the step of producing said topological variances of said surface features such that said surface features produced in said scribeline areas comprise a plurality of trenches etched into said scribeline areas and arranged in patterns designed such that said molding compound locks said die in both the x and y directions along the surface of said die; and wherein said plurality of trenches are arranged in patterns such that additional corners are produced in said scribeline areas to alleviate stresses in said molding, such that the stress on said die is reduced.
- 4. A process for reducing stress on an encapsulated integrated circuit die and preventing the movement of a molding compound on said encapsulated integrated circuit die with respect to the surface of said integrated circuit die comprising the steps of;
- a) producing a plurality of surface features having a plurality of corners in the scribeline areas of a wafer adjacent to said die wherein said plurality of surface features have topological variance;
- b) separating said wafer into individual dies such that said plurality of surface features remain adjacent to said die; and
- c) encapsulating said die with said molding compound such that said molding compound extends in and makes contact with said surface features present in said scribeline areas to lock said molding compound around said die, wherein said corners distribute the stress, wherein the step of producing includes the step of producing said topological variances of said surface features such that said surface features produced in said scribeline areas comprise a plurality of trenches etched into said scribeline areas using a mask when fabricating said die; wherein said plurality of trenches are arranged in patterns designed such that said molding compound locks said die in both the x and y directions along the surface of said die; and wherein said plurality of trenches are arranged in patterns such that additional corners are produced in said scribeline areas to alleviate stresses in aid molding compound, such that the stress on said die is reduced.
Parent Case Info
this is a continuation of application Ser. No. 07/698,381, filed May 10, 1991.
US Referenced Citations (8)
Continuations (1)
|
Number |
Date |
Country |
Parent |
698381 |
May 1991 |
|