Claims
- 1. Method of producing large-area membrane masks on the basis of multi-layer semiconductor wafers, said method comprising the steps of:providing a multi-layer SOI (silicon on insulator) wafer having a first silicon layer, a dielectric layer, and a second silicon layer, said dielectric layer being disposed between said first and said second silicon layers, structuring said first silicon layer with a mask structure for creating a structured membrane region, etching said second silicon layer in a first etching step up to a residual thickness at which said membrane region has a stability so sufficient that there is substantially no risk of destruction, and etching said second silicon layer in a second etching step for removing said residual thickness, wherein said dielectric layer causes an etching stop.
- 2. Method according to claim 1, wherein said first and second etching steps are selected from the group comprising steps of wet etching, steps of dry etching, or a combination of these.
- 3. Method according to claim 1, wherein said first silicon layer is 2-3 μm in thickness.
- 4. Method according to claim 1, further comprising a step of stripping said dielectric layer.
- 5. Method according to claim 4, wherein different wet chemical etching media are employed in said two etching steps.
- 6. Method according to claim 4, wherein different etching media, each with a different concentration and/or a different temperature, are employed, in said two etching steps.
- 7. Method according to claim 1, wherein said first etching step is performed in a mechanically sealed etching cell.
- 8. Method according to claim 7, wherein said second etching step is performed after withdrawal of the partly etched silicon wafer from said etching cell.
- 9. Method according to claim 1, wherein approximately 90% of the thickness of said second silicon layer are removed in said first etching step.
- 10. Method according to claim 1, wherein said first silicon layer is doped exclusively in the sense of an optimum membrane tension.
- 11. Method of producing large-area membrane masks on the basis of multi-layer semiconductor wafers, wherein a semiconductor membrane layer that exists on a stop layer is structured and the semiconductor support layer and the stop layer are stripped in partial steps, characterized in that the stripping of said semiconductor support layer is performed in a mechanically sealed etching cell initially with a supporting grid, and that said supporting grid is stripped only after withdrawal from said etching cell.
- 12. Method according to claim 11, wherein the optimum strain on said semiconductor membrane layer is adjusted independently by doping said semiconductor membrane layer.
- 13. Method according to claim 11, wherein said method is a wafer flow process.
- 14. Method according to claim 13, wherein said method is an SOI (silicon on insulator) wafer flow process.
- 15. Method according to claim 11, wherein said supporting grid is stripped, by etching underneath, together with said stop layer.
- 16. Method according to claim 11, wherein said stop layer is selected from a group comprising a dielectric layer, a metal layer, a polymer layer or a combination of these.
- 17. Method according to claim 11, wherein said layers present a defined conductivity.
- 18. Method according to claim 11, wherein mechanical strain on said membrane layer may be varied from compressive strain to tensile stress within wide limits by an appropriate adaptation of the stripping of said semiconductor support layer.
- 19. Method according to claim 11, wherein said method is a membrane flow process.
- 20. Method according to claim 19, wherein said stop layer is a dielectric layer.
- 21. Method according to claim 11, wherein structuring of said masking layer for etching of said semiconductor support layer is performed as a first step of the method or within the scope of the production of the original material for said semiconductor wafers.
Priority Claims (1)
Number |
Date |
Country |
Kind |
198 13 208 |
Mar 1998 |
DE |
|
CROSS REFERENCE OF PENDING APPLICATION
This application is a continuation of pending International Application PCT/DE99/00905 filed on Mar. 25, 1999, which designates the United States.
US Referenced Citations (6)
Number |
Name |
Date |
Kind |
4855197 |
Zapka et al. |
Aug 1989 |
A |
5234781 |
Sakamoto et al. |
Aug 1993 |
A |
5326426 |
Tam et al. |
Jul 1994 |
A |
5876880 |
Vonach et al. |
Mar 1999 |
A |
5962081 |
Ohman et al. |
Oct 1999 |
A |
6004700 |
Greschner et al. |
Dec 1999 |
A |
Foreign Referenced Citations (4)
Number |
Date |
Country |
3730642 |
Mar 1989 |
DE |
39 00 526 |
Jul 1989 |
DE |
4109 913 |
Mar 1991 |
DE |
197 10 798 |
Jul 1998 |
DE |
Non-Patent Literature Citations (1)
Entry |
Yoshinori Nakayama, et al.; Highly Accurate Calibration Method of Electron-Beam Cell Projection Lithography, 10 pages. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE99/00905 |
Mar 1999 |
US |
Child |
09/669469 |
|
US |