Claims
- 1. A method of producing a semiconductor memory device comprising a memory cell formed on a semiconductor substrate, the memory cell comprising two transfer transistors which each have a gate electrode, two driver transistors, two thin film transistor loads and two word lines respectively coupled to gate electrodes of the transfer transistors, the method comprising:
- forming a field insulator layer on the semiconductor substrate;
- forming a gate insulator layer on the semiconductor substrate after forming the field insulator layer;
- forming a gate electrode of a driver transistor by forming and patterning a first conductor layer on the semiconductor substrate, the first conductor layer having a top surface;
- forming a first insulator layer on the top surface of the first conductor layer after impurity regions are formed in the semiconductor substrate, using the field insulator layer and the first conductor layer as masks;
- forming and patterning a second conductor layer on the first insulator layer;
- forming a second insulator layer on the second conductor layer;
- forming and patterning a third conductor layer on the second insulator layer;
- forming a third insulator layer on the third conductor layer, the third insulator having a top surface;
- forming a contact hole which extends from the top surface of the third insulator layer to the top surface of the first conductor layer, the contact hole extending through the second conductor layer and the third conductor layer to form side surfaces in the second conductor layer and the third conductor layer; and
- forming a fourth conductor layer which extends into the contact hole to make contact with the top surface of the first conductor layer, the side surface of the second conductor layer and the side surface of the third conductor layer.
- 2. The method as claimed in claim 1, wherein the second conductor layer and the third conductor layer are made of polysilicon, the first insulator layer, the second insulator layer and the third insulator layer are made of SiO.sub.2, and the step of forming a contact hole comprises:
- performing a reactive ion etching processes using CHF.sub.3 /He as an etching gas to remove the first insulator layer, the second insulator layer and the third insulator layer; and
- performing a reactive ion etching process using CCl.sub.4 /O.sub.2 as an etching gas to remove the second conductor layer and the third conductor layer.
- 3. The method as claimed in claim 1, wherein the step of forming a gate electrode comprises forming the first conductor layer to be made of a first layer formed on the semiconductor substrate and a second layer formed on the first layer, the second layer being made of a material selected from the group consisting of refractory metals and refractory metal silicides.
- 4. The method as claimed in claim 3, wherein the second conductor layer and the third conductor layer are made of polysilicon, the first insulator layer, the second insulator layer and the third insulator layer are made of SiO.sub.2, and the step of forming a contact hole comprises:
- performing a reactive ion etching process using CHF.sub.3 /He as an etching gas to remove the first insulator layer, the second insulator layer and the third insulator layer; and
- performing a reactive ion etching process using HBr/Ar as an etching gas to remove the second conductor layer and the third conductor layer.
- 5. The method as claimed in claim 3, wherein the step of forming a contact hole comprises:
- performing an over-etching to form a second hole, so that etching residue within the second hole is removed.
Priority Claims (2)
Number |
Date |
Country |
Kind |
3-078719 |
Mar 1991 |
JPX |
|
3-145940 |
Jun 1991 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/090,640, filed Jul. 13, 1993, now U.S. Pat. No. 5,391,894, which is a continuation of application Ser. No. 07/844,223, filed Mar. 2, 1992, now abandoned.
US Referenced Citations (7)
Foreign Referenced Citations (7)
Number |
Date |
Country |
0443549 |
Aug 1991 |
EPX |
59-231851 |
Dec 1984 |
JPX |
62-203363 |
Jun 1987 |
JPX |
64-82559 |
Mar 1989 |
JPX |
1-144655 |
Dec 1989 |
JPX |
2-312271 |
Sep 1990 |
JPX |
02312271A |
Dec 1990 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Ishibashi, et al., "An .alpha.-Immune, 2-V Supply Voltage SRAM Using a Polysilicon PMOS Load Cell", IEEE Journal of Solid-State Circuits, vol. 25, No. 1, Feb. 1990, pp. 55-60. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
90640 |
Jul 1993 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
844223 |
Mar 1992 |
|