Claims
- 1. A method of reducing leakage current in an integrated circuit, said method comprising the steps of:
- implanting ions in a mercury cadmium telluride epitaxial semiconductor layer having a p conductivity type, said ions forming a doped region having an n+ conductivity type in said semiconductor layer, said implanting causing liberation and diffusion of a portion of said mercury from said doped region, said diffusion of said portion of said mercury forming a diffused region having an n conductivity type adjacent said doped region, said diffused region being less conductive than said doped region;
- removing said doped region having said n+ conductivity type from said semiconductor layer by isotropically etching said semiconductor layer, such that said diffused region having said n conductivity type substantially remains in said semiconductor layer; and
- forming said integrated circuit to include said diffused region and said semiconductor layer.
- 2. The method of claim 1 wherein said step of removing comprises the step of light wet isotropic etching said semiconductor layer using a wet etchant.
- 3. The method of claim 2 wherein said step of light wet isotropic etching comprises the step of light wet isotropic etching said semiconductor layer using Br.sub.2 /CH.sub.3 OH.
- 4. The method of claim 1 wherein said step of forming said integrated circuit comprises forming a diode.
- 5. The method of claim 1 wherein said portion of said mercury fills acceptor vacancies in said diffused region.
- 6. The method of claim 1 wherein said ions comprise boron ions.
- 7. The method of claim 1, wherein said step of removing comprises the step of isotropically etching said semiconductor layer to a depth of at least 2000 Angstroms.
- 8. The method of claim 7, wherein said step of removing comprises the step of isotropically etching said semiconductor layer to a depth of between 2000 Angstroms and 5000 Angstroms.
- 9. The method of claim 1 wherein said step of isotropically etching comprises the step of etching said semiconductor layer such that said diffused region has a maximum vertical depth of at least 1 micrometer.
- 10. The method of claim 1, wherein said semiconductor layer having a p conductivity type comprises mercury vacancies on the order of 10.sup.6 /cm.sup.3.
- 11. The method of claim 1, wherein said doped region having an n+ conductivity type comprises negative charge carriers on the order of 10.sup.18 /cm.sup.3.
- 12. The method of claim 1, wherein said diffused region having an n conductivity type comprises negative charge carriers on the order of 10.sup.14 /cm.sup.3.
- 13. The method of claim 1 wherein said semiconductor layer is formed on a CdTe substrate.
- 14. The method of claim 4 wherein said step of forming said diode comprises the step of forming a photodiode.
- 15. The method of claim 14 wherein said stop of forming said photodiode comprises the step of forming a HgCdTe n/p photodiode.
- 16. The method of claim 1 wherein said step of forming said integrated circuit comprises the step of growing an insulator layer over said semiconductor layer.
- 17. The method of claim 16 wherein said step of forming said integrated circuit comprises the stop of contacting said diffused region through said insulator layer with a metal contact.
Parent Case Info
This is a continuation of application Ser. No. 07/881,110, filed May 11, 1992, now abandoned.
US Referenced Citations (12)
Foreign Referenced Citations (5)
Number |
Date |
Country |
59-229838 |
Dec 1984 |
JPX |
60-175416 |
Sep 1985 |
JPX |
60-177621 |
Sep 1985 |
JPX |
60-251632 |
Dec 1985 |
JPX |
61-251131 |
Nov 1986 |
JPX |
Non-Patent Literature Citations (2)
Entry |
Cotton et al., Effects of ion implantation on deep electron traps in Hg.sub.0.7 Cd.sub.0.3 Te; J. Vac. Sci Tech., 4(4); Jul. 8, 1986. |
Marine et al., P-N junction formation in ion-implanted ZnTe; Applied Phys. Letters; 17(8); Oct. 1970. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
881110 |
May 1993 |
|