Claims
- 1. A method of testing memory cells in an address multiplexed dynamic random access memory (RAM) having a first external terminal for receiving a row address strobe (RAS) signal, a second external terminal for receiving a column address strobe (CAS) signal and a third external terminal for receiving a write enable signal, said method comprising the steps of:
- entering into a test mode from a normal operation mode in response to a change in said RAS signal from a logic "high" level to a logic "low" level when said CAS signal is at a logic "low" level and said write enable signal is at a logic "low" level;
- selecting said memory cells on the basis of row address signals provided to a row decoder in response to a change in said RAS signal from a logic "high" level to a logic "low" level and column address signals provided to a column decoder in response to a change in said CAS signal from a logic "high" level to a logic "low" level;
- writing data having the same logic value to said memory cells;
- verifying whether or not data which is read out of said memory cells are in agreement with predetermined data; and
- providing a resultant verification output.
- 2. A method according to claim 1, further including the step of:
- returning to said normal operation mode in response to a change in said RAS signal from a logic "high" level to a logic "low" level when said CAS signal is at a logic "low" level and said write enable signal is at a logic "high" level.
- 3. A method according to claim 1, further including the step of:
- returning to said normal operation mode in response to a change in said RASsignal from a logic "high" level to a logic "low" level when said CAS signal is at a logic "high" level and said write enable signal is at a logic "high" level.
- 4. A method of testing concurrently a plurality of memory cells in a plurality of memory arrays of an address multiplexed dynamic random access memory (RAM) having a first external terminal for receiving a row address strobe (RAS) signal, a second external terminal for receiving a column address strobe (CAS) signal and a third external terminal for receiving a write enable signal, said method comprising the steps of:
- entering into a test mode from a normal operation mode in response to a change in said RAS signal from a logic "high" level to a logic "low" level when said CAS signal is at a logic "low" level and said write enable signal is at a logic "low" level;
- selecting a plurality of memory cells from each memory array on the basis of row address signals provided to a row decoder in response to a change in said RAS signal from a logic "high" level to a logic "low" level and column address signals provided to a column decoder in response to a change in said CAS signal from a logic "high" level to a logic "low" level;
- writing data having the same logic value to the selected memory cells;
- verifying whether or not data which is read out of the selected memory cells are in agreement with predetermined data; and
- providing a resultant verification output.
- 5. A method according to claim 4, further including the step of:
- returning to said normal operation mode in response to a change in said RAS signal from a logic "high" level to a logic "low" level when said CAS signal is at a logic "low" level and said write enable signal is at a logic "high" level.
- 6. A method according to claim 4, further including the step of:
- returning to said normal operation mode in response to a change in said RAS signal from a logic "high" level to a logic "low" level when said CAS signal is at a logic "high" level and said write enable signal is at a logic "high" level.
Priority Claims (1)
Number |
Date |
Country |
Kind |
61-92056 |
Apr 1986 |
JPX |
|
Parent Case Info
This is a continuation of application Ser. No. 07,319,693, filed Mar. 7, 1989, now U.S. Pat. No. 4,992,985, which is a divisional of Ser. No. 07/041,070 filed Apr. 22, 1987, now U.S. Pat. No. 4,811,299.
US Referenced Citations (12)
Non-Patent Literature Citations (1)
Entry |
"Mitsubishi-Giho" (vol. 59, No. 9, Mitsubishi Electric Corp. 1985, pp. 60-63). |
Divisions (1)
|
Number |
Date |
Country |
Parent |
41070 |
Apr 1987 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
319693 |
Mar 1989 |
|