Claims
- 1. An integrated circuit semiconductor structure comprising: a silicon substrate, a trench having substantially vertical sidewalls extending downward from a surface of said substrate, said trench filled with silicon; an insulator covering said substrate surface and only said trench sidewalls and having an opening that overlies a portion of said trench and an adjacent portion of said surface of said substrate; and a silicon material in said opening forming a contact.
- 2. The structure of claim 1 wherein polysilicon fills said trench.
- 3. The structure of claim 2 wherein said silicon material is doped polysilicon.
- 4. The structure of claim 2 wherein said silicon is material doped epitaxial silicon.
- 5. The structure of claim 2 wherein said silicon material is a combination of doped epitaxial silicon and polysilicon.
- 6. The structure of claim 1 wherein doped silicon fills said trench and said structure defines a substrate contact.
- 7. The structure of claim 6 wherein said doped silicon is polysilicon.
- 8. The structure of claim 6 wherein said doped silicon is epitaxial silicon.
- 9. The structure of claim 6 wherein said doped silicon is a combination of epitaxial silicon and polysilicon.
- 10. An integrated circuit structure comprising:
- a semiconductor substrate having a substantially vertical-walled trench extending downward from a surface of said substrate and filled with silicon;
- an insulative structure defining a contact zone overlapping a sidewall of said trench and an adjacent portion of said substrate surface, said insulative structure lining only sidewalls of said trench; and
- a silicon material in said contact zone overgrown on said trench and said substrate in said contact zone creating a contact that overlaps said trench and said substrate surface.
- 11. The circuit structure of claim 10 wherein said silicon material is doped polysilicon.
- 12. The circuit structure of claim 10 wherein said silicon material is doped epitaxial silicon.
- 13. The circuit structure of claim 10 wherein said silicon material is a combination of doped polysilicon and epitaxial silicon.
- 14. The circuit structure of claim 10 wherein said silicon filling said trench is polysilicon.
- 15. The circuit structure of claim 10 wherein said silicon filling said trench is epitaxial silicon.
- 16. An integrated circuit structure comprising:
- a semiconductor substrate having a substantially vertical-walled trench extending downward from a surface of said substrate and filled with monocrystalline silicon;
- an insulative structure defining a contact zone overlapping a sidewall of said trench and an adjacent portion of said substrate surface, said insulative structure lining sidewalls of said trench; and
- a conductive material in said contact zone overgrown on said trench and said substrate in said contact zone creating a contact that overlaps said trench and said substrate surface.
- 17. The circuit structure of claim 16 wherein said conductive material is doped polysilicon.
- 18. The circuit structure of claim 16 wherein said conductive material is doped epitaxial silicon.
- 19. The circuit structure of claim 16 wherein said conductive material is a combination of doped polysilicon and epitaxial silicon.
Parent Case Info
This is a divisional application of Ser. No. 793,518, filed on Oct. 31, 1985and now U.S. Pat. No. 4,745,081, issued May 17, 1988.
US Referenced Citations (3)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0021400 |
Jan 1981 |
EPX |
57-201070 |
Sep 1982 |
JPX |
Non-Patent Literature Citations (1)
Entry |
No Author, "Dynamic RAM Cell with Merged Drain and Storage", IBM Technical Disclosure Bulletin, vol. 27, No. 11, Apr., 1985, 6694-6697. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
793518 |
Oct 1985 |
|