Claims
- 1. A method comprising:
moving at least a portion of a resistance-altering constituent diffused within a conductive layer, the resistance-altering constituent comprising at least one Group IA element, the resistance-altering constituent moved such that the resistance varies along the conductive layer.
- 2. The method of claim 1, wherein the step of moving at least a portion of a resistance-altering constituent comprises annealing the conductive layer.
- 3. The method of claim 2, wherein the step of annealing the conductive layer comprises the step of removing the at least a portion of a resistance-altering constituent.
- 4. The method of claim 2, wherein the step of annealing the conductive layer comprises:
annealing at least a first segment of the conductive layer according to a first set of parameters; and annealing at least a second segment of the conductive layer according to a second set of parameters.
- 5. The method of claim 3, wherein each step of annealing comprises applying electromagnetic energy.
- 6. The method of claim 5, wherein the electromagnetic energy comprises light, each set of parameters comprises an intensity and an exposure time, and at least one parameter of each set varies.
- 7. The method of claim 4, wherein each step of annealing comprises applying a voltage.
- 8. The method of claim 7, wherein each set of parameters comprises a voltage and a time, and at least one parameter of each set varies.
- 9. The method of claim 1, wherein the conductive layer comprises polycrystalline silicon.
- 10. A method comprising:
diffusing a resistance-altering constituent into a conductive layer, the resistance-altering constituent comprising at least one Group IA element; and forming a resistance that varies along the conductive layer by moving at least a portion of the resistance-altering constituent from the conductive layer.
- 11. The method of claim 10, wherein the step of forming a varying resistance comprises annealing the conductive layer.
- 12. The method of claim 11, wherein the step of annealing the conductive layer comprises the step of removing the at least a portion of a resistance-altering constituent.
- 13. The method of claim 12, wherein the step of annealing the conductive layer comprises:
annealing at least a first segment of the conductive layer according to a first set of parameters; and annealing at least a second segment of the conductive layer according to a second set of parameters.
- 14. The method of claim 13, wherein each step of annealing comprises applying electromagnetic energy.
- 15. The method of claim 14, wherein the electromagnetic energy comprises light, each set of parameters comprises an intensity and an exposure time, and at least one parameter of each set varies.
- 16. The method of claim 13, wherein each step of annealing comprises applying a voltage.
- 17. The method of claim 15, wherein each set of parameters comprises a voltage and an application time, and at least one parameter of each set varies.
- 18. The method of claim 10, wherein the conductive layer comprises polycrystalline silicon.
- 19. A method of making a memory comprising:
diffusing a dose of a resistance-altering constituent into a plurality of memory cells, the plurality of memory cells comprising polycrystalline silicon and the resistance-altering constituent comprising at least one Group IA element; and moving at least a portion of the implanted dose of the resistance-altering constituent from the conductive layer of at least one memory cell.
- 20. The method of claim 19, wherein the step of moving comprises annealing the conductive layer.
- 21. The method of claim 20, wherein the step of annealing the conductive layer comprises the step of removing the at least a portion of a resistance-altering constituent.
- 22. The method of claim 21, wherein the step of annealing the conductive layer comprises:
annealing at least one memory cell of the plurality according to a first set of parameters to create a first atomic concentration of the resistance-altering constituent; and annealing at least another memory cell according to a second set of parameters to create a second atomic concentration of the resistance-altering constituent.
- 23. The method of claim 22, wherein the first atomic concentration corresponds with a first binary value and the second atomic concentration corresponding with a second binary value.
- 24. A method comprising:
diffusing a dose of a resistance-altering constituent into a conductive layer at designated locations; and writing binary values into a plurality of memory cells formed within the conductive layer by annealing the designated locations with at least one of a first and a second set of parameters.
- 25. The method of claim 24, wherein the step of annealing the designated locations comprises:
annealing a first group of designated locations according to the first set of parameters to create a first atomic concentration of the resistance-altering constituent; and annealing a second group of designated locations according to the second set of parameters to create a second atomic concentration of the resistance-altering constituent.
- 26. The method of claim 25, wherein the first atomic concentration corresponds with a first binary value and the second atomic concentration corresponding with a second binary value.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] Related subject matter is disclosed in my co-pending, U.S. patent applications Ser. No. 09/095,231, filed on Jun. 10, 1998, Ser. No. 09/479,708, filed on Jan. 7, 2000, as well as Ser. No. __/______, filed concurrently with the present application on ___ __, 2001.
Divisions (1)
|
Number |
Date |
Country |
Parent |
09888879 |
Jun 2001 |
US |
Child |
10189098 |
Jul 2002 |
US |