The present invention relates to non-volatile memory (NVM). More particularly, this invention relates to non-volatile memory cells fabricated using an ASIC or conventional logic process. In the present application, a conventional logic process is defined as a semiconductor process that implements single-well or twin-well technology and uses a single gate layer. This invention further relates to a method of operating a non-volatile memory to ensure maximum data retention time.
Many modern integrated circuit applications demand the integration of non-volatile memory (NVM) and logic circuits on the same chip. However, traditional NVM cells are typically fabricated using a stacked gate structure or a split gate structure. Therefore, a typical NVM fabrication process requires the deposition of more than one gate layer. In contrast, logic circuits are typically fabricated using a semiconductor integrated circuit manufacturing process that involves the deposition of only one gate layer, which is deposited and patterned at the same time for all devices on the chip. Such a single-gate process is hereinafter referred to as a conventional logic process. Because the single-gate layer used in a conventional logic process typically includes polysilicon, this process is sometimes referred to as a single-poly process.
The different requirements of traditional NVM circuits and logic circuits makes it difficult to fabricate both of these circuits on the same chip. The combination of an NVM circuit and a conventional logic circuit therefore typically requires the use of a much more complicated and expensive “merged non-volatile memory and logic” process, and results in a high wafer price.
In order to resolve the NVM process integration challenge, various types of planar CMOS NVM structures have been proposed. Such NVM structures incorporate the single gate layer of the conventional logic process. More specifically, these NVM structures use patterned sections of the gate layer, which are left floating (i.e., have no associated gate contact, and are isolated from the substrate by a gate dielectric layer). These floating gates are selectively programmed or erased to store predetermined charges. Each floating gate passes over a respective read device (i.e., read transistor), whereby the charge stored on each floating gate alters the conduction properties of the associated read device. These conduction properties are sensed during the read operation. It is therefore essential that the charge stored on a floating gate manufactured in a conventional logic process is retained for as long as possible, thereby increasing the data retention time of the NVM system.
However, the metal layer used to form silicide regions 141-143 may undesirably react with silicon dioxide present in dielectric sidewall spacers 105-106 during the silicide formation process. This problem, which is commonly referred to as bridging, can result in the formation of conductive (silicide or metal) residue regions 144A-144B, which can short floating gate 116 to the source and drain diffusion regions 131-132, thereby creating a leakage path for charge to drain from floating gate 116.
The integrity of gate dielectric layer 115 is another concern associated with the formation of gate silicide region 143. Gate silicide region 143 can spike through floating gate 116, as illustrated by silicide spike 145 of
The problems introduced by NVM cell 100 are described in more detail in the following references: [1] Ken-ichi et al., “A New Leakage Mechanism of Co Silicide and Optimized Process Conditions”, IEEE Transactions on Electron Devices, Vol. 4, No. 1, January 1999, pp. 117-124; and [2] S. Wolf, “Silicon Processing for the VLSI Era Volume 4—Deep-Submicron Process Technology”, Lattice Press, 2002, pp. 603-634.
It would therefore be desirable to have a NVM cell that can be fabricated without modifying a conventional logic process (or requiring minimal modifications to a conventional logic process), and is not susceptible to silicide spiking and silicide bridging.
Accordingly, the present invention provides a non-volatile memory cell, which does not exhibit spiking or bridging, and is fabricated on the same substrate as conventional logic devices, in accordance with a conventional logic process.
In one embodiment, the NVM cell includes an access transistor having active regions located in a semiconductor substrate, and a capacitor structure having an active region located in the semiconductor substrate, wherein the access transistor and the capacitor structure share a common polysilicon floating gate. Dielectric sidewall spacers are formed around the floating gate.
A silicide-blocking dielectric structure is formed over the floating gate and the sidewall spacers prior to silicide formation. In accordance with one embodiment, portions of the active regions of the access transistor and the capacitor, which are spaced away from the sidewall spacers, are exposed by the silicide-blocking dielectric structure. Silicide regions are then simultaneously formed on the exposed portions of the active regions of the NVM cell and on the desired regions of the logic devices.
In one embodiment, the silicide-blocking dielectric structure covers the entire floating gate. In another embodiment, the silicide-blocking dielectric structure can expose a section of the floating gate located over shallow trench isolation areas, such that silicide is formed over this exposed section of the floating gate.
In accordance with another aspect of the invention, the silicide-blocking dielectric structure may be formed such that the silicide regions formed on the active regions of the NVM cell are separated from the edges of these active regions. This advantageously minimizes the diffusion of metallic particles from these silicide regions through the field dielectric.
In another embodiment of the present invention, the silicide-blocking dielectric structure is formed entirely over the NVM cell, thereby blocking silicide formation on the active regions of the NVM cell. After silicide formation has been performed for the logic devices, the silicide-blocking dielectric structure is etched, thereby thinning or removing this structure. A pre-metal dielectric layer is formed over the resulting structure, and a contact etch is performed to expose the active regions of the NVM cell and the silicided regions of the logic devices. Thinning (or removing) the silicide-blocking dielectric structure ensures that the contact etch associated with a conventional logic process will reliably expose the active regions of the NVM cell.
In another embodiment, the silicide-blocking dielectric structure is not thinned or removed. Instead, contact openings are formed in the pre-metal dielectric layer using a multi-etch procedure. In the multi-etch procedure, a partial etch is initially performed to create openings in the pre-metal dielectric layer. These openings are selectively formed only at locations overlying the active regions of the NVM cells. A conventional contact etch is then performed. This conventional contact etch extends the openings formed during the partial etch, thereby exposing the active regions of the NVM cell. The conventional contact etch also exposes the silicided regions of the logic devices.
The present invention will be more fully understood in view of the following description and drawings.
Note that the general layout of non-volatile memory cell 200 is similar to the layout of the NVM cell described in commonly owned U.S. Pat. No. 6,512,691 (hereinafter, the '691 patent). The portions of the '691 patent which describe the fabrication and operation of common elements in the NVM cell 200 of the present invention and the NVM cell of the '691 patent are hereby incorporated by reference. Although the present invention is described using a specific NVM cell 200, it is understood that the present invention is in no way limited to the particular layout of non-volatile memory cell 200. As will become apparent in view of the following disclosure, the present invention can be applied to any planar CMOS floating single-polysilicon NVM cell.
Non-volatile memory cell 200 is fabricated in a p-type monocrystalline semiconductor substrate 201. In the described embodiment, substrate 201 is silicon. Non-volatile memory cell 200 includes a PMOS access transistor 210. Access transistor 210 includes p-type source region 211 and p-type drain region 212, which are formed in n-well region 202. Source region 211 includes lightly doped p-type source region 211A and p+ source contact region 211B. Drain region 212 includes lightly doped p-type drain region 212A and p+ drain contact region 212B. An n-type channel region 213 is located between source region 211 and drain region 212. Source silicide region 251 is formed on an upper surface of source contact region 211B. A virtual-ground contact (VGC) makes a low-resistance connection to source silicide region 251. Similarly, drain silicide region 252 is formed on an upper surface of drain contact region 212B. A bit line contact (BLC) makes a low-resistance connection to drain silicide region 252. Field dielectric 214 is located around source region 211, drain region 212 and channel region 213 as illustrated. Field dielectric 214 is planarized, such that the upper surface of field dielectric 214 and the upper surface of substrate 201 are located in the same plane. A thin gate dielectric layer 215, which is silicon oxide having a thickness between about 5 and 8 nm in the described example, is located over channel region 213. Gate dielectric layer 215 typically has the same thickness as the gate oxide layers used in the input/output (I/O) transistors of a conventional logic process (not shown) fabricated in substrate 201. A conductively doped polycrystalline silicon floating gate 216 is located over thin gate dielectric layer 215. The logic transistors fabricated in substrate 201 have control gate electrodes formed from the same polysilicon layer as floating gate 216. Sidewall spacer 217, which is typically formed from silicon nitride or silicon oxide, is located at the edges of floating gate 216.
Floating gate 216 and thin gate oxide 215 extend laterally beyond access transistor 210 over p-type substrate 201 and n-type coupling region 221. N-type coupling region 221 is coupled to n+ word line 222. N-type regions 221-222, gate oxide 215 and floating gate 216 form an NMOS capacitor structure 220. NMOS capacitor structure 220 couples word line 222 to floating gate 216. A capacitor silicide region 250 is formed on an upper surface of n+ diffusion word line 222. A word line contact (WLC) makes a low-resistance connection to capacitor silicide region 252.
Silicide-blocking structure 218 is located over floating gate 216 and sidewall spacers 217. Silicide-blocking structure 218 is available in a conventional logic process, because a silicide-blocking layer is normally used to prevent certain circuit elements, such as resistors, from becoming silicided. Silicide-blocking dielectric structure 218 is formed by blanket deposition of a silicide-blocking dielectric layer over the upper surface of the semiconductor structure after floating gate 216, sidewall spacers 217, p-type source region 211, p-type drain region 212, and n-type regions 221-222 have been formed, but before any silicide has been formed. In the described embodiment, the silicide-blocking dielectric layer is silicon dioxide, having a thickness between 100 Angstroms and 500 Angstroms. The silicide-blocking dielectric layer is then patterned and etched away from the diffusion regions where contacts are to be formed, and from the regions of the substrate where logic devices (e.g., logic transistors) are to be fabricated. Etching the silicide-blocking dielectric layer from the regions where logic devices are to be formed allows silicide to be formed on the desired regions (e.g., gates, drains and sources) of these logic devices. After the etch is complete, silicide-blocking dielectric structure 218 remains, covering polysilicon floating gate 216 and sidewall spacer 217.
A metal layer, such as titanium, cobalt, or nickel, (not shown) is then deposited over the resulting structure. A reactive anneal is then performed. During the reactive anneal, the portions of the metal layer that contact underlying silicon regions form metal silicide regions, including silicide regions 250, 251 and 252, which are formed over N+ word line region 222, P+ source contact region 211B and P+ drain contact region 212B. The unreacted portions of metal layer 245 are subsequently removed, leaving the silicide regions. Contacts, including contacts WLC, VGC and BLC, are subsequently formed, thereby providing electrical contacts to silicide regions, including silicide regions 250, 251 and 252, respectively.
In the above-describe manner, NVM cell 200 can be fabricated using a conventional logic process, without any process modifications or special implants.
Note that the portion of floating gate 216 associated with access transistor 210 (and covered by silicide-blocking region 218A) is exposed during the P− and P+ implant steps. Similarly, the portion of floating electrode 216 associated with capacitor structure 220 (and covered by silicide-blocking region 218B) is exposed during the N− and N+ implant steps. Misalignment of the N-type and P-type implant masks, along with dopant cancellation, creates a neutral region in the area of the P-N junction of the floating gate 216 (i.e., the region where silicide region 501 is formed). This neutral region has a lower conductivity than the remainder of floating gate 216. Consequently, the location of silicide region 501 is selected to correspond with this neutral region, thereby providing a conductive path between the heavily doped P+ and N+ regions of floating gate 216.
It is important to note that silicide region 501 is located over field dielectric region 214, and not over an active region of the NVM cell 500. Thus, even if silicide region 501 spikes through floating gate 216, or bridges over sidewall spacer 217, there is no conductive path through which the charge on the floating gate 216 can leak away. That is, spiking or bridging will only allow silicide region 501 to contact the underlying field dielectric region 214. However, while the silicide-blocking regions may expose portions of the floating gate that extend over field dielectric region, those silicide-blocking regions at the same time cover the portions of the floating gate that extend over active regions of the NVM cell.
Note that forming openings 601A-601C in silicide-blocking region 601 may increase the NVM cell size, because openings 601A-601C may be relatively large, if formed using a conventional logic process. In a conventional logic process, the silicide-blocking structures are typically used to prevent the formation of silicide on large resistor structures. Consequently, the patterning of the silicide-blocking structures in a conventional logic process are typically only required to conform with design rules which are much less precise (and therefore larger) than the minimum design rules. If openings 601A-601C are patterned using the larger design rules, these openings will be relatively large, increasing the NVM cell size.
As illustrated in
As illustrated in
As illustrated in
Photoresist layer 1251 is formed over pre-metal dielectric structure 1250, as illustrated in
As illustrated in
As illustrated in
Although the present invention has been described in connection with several embodiments, it is understood that this invention is not limited to the embodiments disclosed, but is capable of various modifications which would be apparent to one of ordinary skill in the art. Thus, although the present invention has been described in conjunction with a particular planar NVM cell using a single layer of gate electrode material, it is understood that the general nature of the present invention does not preclude application to any planar NVM cell. In other embodiments, openings in the pre-metal dielectric structure can be etched through hard-mask film openings serving as etch windows, while hard-mask film openings themselves are defined by patterned photoresist. Thus, the invention is limited only by the following claims.
This is a divisional of U.S. patent application Ser. No. 11/341,881 filed Jan. 26, 2006, “Method To Increase Charge Retention Of Non-Volatile Memory Manufactured In A Single-Gate Logic Process” by Gang-feng Fang, Dennis Sinitsky and Wingyu Leung.
Number | Name | Date | Kind |
---|---|---|---|
4811076 | Tigelaar et al. | Mar 1989 | A |
5108941 | Paterson et al. | Apr 1992 | A |
5198995 | Dennard et al. | Mar 1993 | A |
5301150 | Sullivan et al. | Apr 1994 | A |
5365486 | Schreck | Nov 1994 | A |
5394365 | Tsukikawa | Feb 1995 | A |
5414671 | Fukumoto | May 1995 | A |
5479367 | Maurelli et al. | Dec 1995 | A |
5504706 | D'Arrigo et al. | Apr 1996 | A |
5511020 | Hu et al. | Apr 1996 | A |
5554552 | Chi | Sep 1996 | A |
5600598 | Skjaveland et al. | Feb 1997 | A |
5654237 | Suguro et al. | Aug 1997 | A |
5694355 | Skjaveland et al. | Dec 1997 | A |
5696036 | Su et al. | Dec 1997 | A |
5699297 | Yamazaki et al. | Dec 1997 | A |
5700708 | Chen et al. | Dec 1997 | A |
5723355 | Chang et al. | Mar 1998 | A |
5736764 | Chang | Apr 1998 | A |
5736765 | Oh et al. | Apr 1998 | A |
5761126 | Chi et al. | Jun 1998 | A |
5783470 | Rostoker | Jul 1998 | A |
5879990 | Dormans et al. | Mar 1999 | A |
5940324 | Chi et al. | Aug 1999 | A |
5953255 | Lee | Sep 1999 | A |
6017792 | Sharma et al. | Jan 2000 | A |
6060403 | Yasuda et al. | May 2000 | A |
6064107 | Yeh et al. | May 2000 | A |
6064595 | Logie et al. | May 2000 | A |
6102963 | Agrawal | Aug 2000 | A |
6145069 | Dye | Nov 2000 | A |
6180453 | Sung et al. | Jan 2001 | B1 |
6218234 | Yu et al. | Apr 2001 | B1 |
6221007 | Green | Apr 2001 | B1 |
6232631 | Schmidt et al. | May 2001 | B1 |
6256248 | Leung | Jul 2001 | B1 |
6278159 | Patelmo et al. | Aug 2001 | B1 |
6282123 | Mehta | Aug 2001 | B1 |
6329240 | Hsu et al. | Dec 2001 | B1 |
6415353 | Leung | Jul 2002 | B1 |
6449685 | Leung | Sep 2002 | B1 |
6504780 | Leung | Jan 2003 | B2 |
6512691 | Hsu et al. | Jan 2003 | B2 |
6548355 | Pio | Apr 2003 | B2 |
6590570 | Maki | Jul 2003 | B1 |
6803299 | Eitan | Oct 2004 | B2 |
6898140 | Leung et al. | May 2005 | B2 |
6977408 | Lin et al. | Dec 2005 | B1 |
7200038 | Lee et al. | Apr 2007 | B2 |
7257033 | Wang et al. | Aug 2007 | B2 |
7447064 | Bu et al. | Nov 2008 | B1 |
20020015327 | McPartland et al. | Feb 2002 | A1 |
20030032241 | Seo et al. | Feb 2003 | A1 |
20040021166 | Hyde et al. | Feb 2004 | A1 |
20050074935 | Hsu | Apr 2005 | A1 |
20050173753 | Kim et al. | Aug 2005 | A1 |
20050281087 | Shirota et al. | Dec 2005 | A1 |
20060186947 | Lin et al. | Aug 2006 | A1 |
Number | Date | Country | |
---|---|---|---|
20080138950 A1 | Jun 2008 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11341881 | Jan 2006 | US |
Child | 12021229 | US |