Claims
- 1. A device integrating heterojunction bipolar transistors (HBTs) and heterojunction field effect transistors (HFETs) on a substrate; said device comprising:
- a. a subcollector layer over said substrate;
- b. a collector layer over said subcollector layer;
- c. one or more base pedestals over a portion of said collector layer;
- d. a buffer region in a portion of said collector layer over which one or more HFETs are fabricated;
- e. one or more channel regions over said buffer region;
- f. a wide bandgap material emitter/gate layer over said base pedestal and said channel region wherein said emitter/gate layer and said channel region are different materials; and
- g. isolation regions such that there is one or more separate HBTs and one or more separate HFETs over said substrate utilizing said emitter/gate layer as an HBT emitter and an HFET gate which are electrically isolated from each other.
- 2. The device of claim 1, wherein a highly doped low resistance contact to the top surface is in a portion of said collector layer and said subcollector layer.
- 3. The device of claim 1, wherein there are two HFET channels, one being an enhancement channel and one being a depletion channel.
- 4. The device of claim 1, wherein a very highly doped cap layer is over said emitter/gate layer, whereby said cap layer improves ohmic contact for both the HBT and the HFET.
- 5. The device of claim 1, wherein said isolation regions are oxygen and/or boron, whereby said isolation region used to isolate the HBTs from the HFETs is deeper than the remainder of said isolation regions.
- 6. The device of claim 1, wherein grading layers are over and/or under said emitter/gate layer, whereby said grading layers provide a smooth bandgap transition and serve as an etch stop during selective etching.
- 7. The device of claim 1, wherein said emitter/gate layer is AlGaAs and/or said subcollector layer, said collector layer, and said base layer are GaAs.
- 8. The device of claim 1, wherein said channel regions, said buffer region, and said isolation regions are implanted.
- 9. The device of claim 1, wherein a MESFET, A J-FET and/or a MISFET are also integrated in said device over said buffer region.
- 10. The device of claim 1, wherein said HBTs are NPN and said HFETs are n-channel.
Parent Case Info
This application is a continuation of application Ser. No. 07/757,887 now abandoned, a division of Ser. No. 07/670,094, now U.S. Pat. No. 5,077,231, filed Sep. 11, 1991 and Mar. 15, 1991.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
5068756 |
Morris et al. |
Nov 1991 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
670094 |
Mar 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
757887 |
Sep 1991 |
|