Claims
- 1. An apparatus comprising:a sensor array having a plurality of groups of photocells that form substantially the entire sensor array, each group of photocells being coupled to provide output voltages on a respective bitline, each photocell in a group having a reset device coupled to reset a photodetector in response to a reset signal being asserted, a sample device coupled to provide a low impedance path between the photodetector and a storage device, a second storage device and a second sample device coupled between (1) the storage and sample devices and (2) the photodetector, and a readout circuit coupled between the storage device and the respective bitline to provide an output voltage in response to an address signal being asserted; and a controller coupled to control the sensor array by asserting a sample signal and a reset signal to generate a reset voltage at a storage node of each photocell in a first group of photocells in the sensor array, and asserting a second sample signal, while asserting the reset signal, to generate a second voltage at a second node of each photocell in the first group; and then deasserting the reset signal prior to deasserting the sample signal so that the reset voltage is captured at the storage node; and then asserting a first address signal to read the captured reset voltage at the storage node, waiting an integration period after deasserting the reset signal, deasserting the second sample signal at the end of an integration period for the first group before reading an exposed voltage at the storage node, and generating a difference between the exposed voltage and the captured reset voltage.
- 2. The apparatus of claim 1 wherein each group of photocells forms a column and the first group forms a row.
- 3. The apparatus of claim 1 wherein the photodetector in each photocell includes a photodiode built using a MOS fabrication process.
- 4. The apparatus of claim 1 wherein each device is a single transistor.
- 5. The apparatus of claim 1 wherein the controller is to further control the sensor array by asserting and deasserting the sample signal a second time to capture the exposed voltage.
- 6. The apparatus of claim 1 wherein the controller is to further control the sensor array to repeatedly generate and read a reset voltage and an exposed voltage from the sensor array to read an image, in a pipelined manner.
Parent Case Info
This application is divisional of an takes the benefit of the earlier filing date of U.S. Patent Application Ser. No. 09/032,098, filed Feb. 27, 1998, now U.S. Pat. No. 6,243,134.
US Referenced Citations (24)
Foreign Referenced Citations (3)
Number |
Date |
Country |
0548987 |
Jun 1993 |
EP |
0739039 |
Oct 1996 |
EP |
0 758 182 A2 |
Dec 1997 |
EP |