Claims
- 1. A method of fabricating a mask used in manufacturing an FET device isolated by shallow trench isolation having a channel width between first and second shallow trenches at first and second shallow trench edges, in which a gate extends across said channel width between said first and second shallow trenches, said gate having both a first length at said shallow trench edges and a second length less than said first length between said shallow trench edges, said method comprising the steps of:
- forming two opaque stripes on a transparent substrate, said opaque stripes being positioned so that their shadows will overlie said shallow trench edges;
- depositing a transparent film over the transparent substrate having the opaque stripes deposited theron;
- forming phase shift patterns in the transparent film, said phase shift pattern extending over portions of said opaque stripes and a region of said transparent substrate; and
- using the phase shift patterns as a mask to trim exposed portions of said opaque stripes on the transparent substrate.
- 2. The method of fabricating a mask as recited in claim 1 further comprising the step of selecting said opaque stripes to be formed from chromium.
- 3. The method of fabricating a mask as recited in claim 1 further comprising the step of selecting said transparent film to be silicon dioxide.
- 4. The method of fabricating a mask as recited in claim 3 further comprising the step of depositing said transparent film by blanket chemical vapor deposition.
- 5. The method of fabricating a mask as recited in claim 1 wherein said transparent film is deposited to a thickness sufficient to produce a 180.degree. phase shift at edges of the phase shift patterns during lithographic exposure.
- 6. The method of fabricating a mask as recited in claim 1 wherein said phase shift patterns are formed by reactive ion etching (RIE).
- 7. A phase shift mask for manufacturing an FET device isolated by shallow trench isolation having a channel width between first and a second shallow trenches at first and second shallow trench edges, in which a gate extends across said channel width between said first and second shallow trenches, said gate having a first length at said shallow trench edges and a second length less than said first length between said shallow trench edges, said mask comprising:
- a transparent substrate;
- opaque stripes on said transparent substrate positioned so that their shadows will overlie said shallow trench edges; and
- a transparent phase shift pattern extending between and overlying said opaque stripes, said opaque stripes being trimmed to the edges of said phase shift pattern and defining said first length and an edge of said transparent phase shift pattern defining said second length of said gate.
- 8. The phase shift mask recited in claim 7 wherein said opaque stripes are made of chrome.
- 9. The phase shift mask recited in claim 7 wherein said transparent phase shift pattern is made of silicon dioxide.
- 10. The phase shift mask recited in claim 7 wherein said transparent phase shift pattern is sufficient to produce a 180.degree. phase shift for lithography exposure at said edge of the transparent phase shift pattern.
- 11. The phase shift mask recited in claim 7 wherein said transparent substrate is a quartz plate.
- 12. A method of manufacturing an FET device isolated by shallow trench isolation having a channel width between first and a second shallow trenches at first and second shallow trench edges, in which a gate extends across said channel width between said first and second shallow trenches, said gate having a first length at said shallow trench edges and a second length less than said first length between said shallow trench edges, said method comprising the steps of:
- (a) providing a mask having a transparent substrate, opaque stripes on said transparent substrate positioned so that their shadows will overlie said shallow trench edges, and a transparent phase shift pattern extending between and overlying said opaque stripes, said opaque stripes being trimmed to the edges of said phase shift pattern and defining said first length and an edge of said transparent phase shift pattern defining said second length of said gate; and
- (b) exposing a resist on a silicon wafer with light passing through said mask to form a gate structure of the FET device, said gate structure having a first length at said shallow trench edges defined by said opaque stripes and a second length less than said first length defined by a phase shift of light produced by said edge of said transparent phase shift pattern.
- 13. The method recited in claim 12 wherein the transparent phase shift pattern mask defines two gate structures extending between said first and second shallow trenches, said method further comprising the steps of:
- (c) applying a block out mask between the two gate structures; and
- (d) etching the pattern area of the block out mask to separate the two gate structures.
- 14. The method recited in claim 12 wherein the transparent phase shift pattern mask defines two gate structures extending between said first and second shallow trenches, thereby forming a two gate FET device.
CROSS REFERENCE TO RELATED APPLICATION
This application is a division of application Ser. No. 08/274,055 filed Jul. 12, 1994.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5330879 |
Dennison |
Jul 1992 |
|
5465859 |
Chapple-Sokol |
Apr 1994 |
|
Foreign Referenced Citations (7)
Number |
Date |
Country |
0600437A2 |
Jun 1994 |
EPX |
60-81867 |
May 1985 |
JPX |
61-19174 |
Jan 1986 |
JPX |
2-68963 |
Mar 1990 |
JPX |
4-130774 |
May 1992 |
JPX |
6-53493 |
Feb 1994 |
JPX |
6-61481 |
Mar 1994 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
274055 |
Jul 1994 |
|